Claims
- 1. A method for increasing the thresttold voltage of at least one of a plurality of floating-gate memory cells in a nonvolatile integrated-circuit memory having a substrate connected to a reference voltage, each said memory cell being of the single-transistor, non-slit-gate type, said method comprising:
- connecting the sources of said plurality of memory cells to a high impedance;
- causing currents to flow into the drains of said plurality memory cells; and
- placing a voltage on the control gates of said plurality of memory cells, said voltage being positive with respect to said reference voltage.
- 2. The method of claim 1, wherein a field-effect transistor in an "OFF" state is used to attain said high impedance.
- 3. The method of claim 1, wherein said plurality of memory cells is 10,000 of said memory cells, wherein a current of 100 microamperes is caused to flow into the parallel-connected drains of said plurality of memory cells and wherein said voltage on the control gates of said plurality memory cells is +5 volts with respect to said reference voltage, both for a period of one second.
- 4. The method of claim 1, wherein said plurality of memory cells is a column of memory cells.
- 5. The method of claim 1, said memory further having a ground voltage, wherein said reference voltage is said ground voltage.
Parent Case Info
This is a continuation of application Ser. No. 08/085,427 filed Oct. 4, 1993, now U.S. Pat. No. 5,467,306, issued Nov. 14, 1995.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5218571 |
Norris |
Jun 1993 |
|
5272669 |
Samachisa et al. |
Dec 1993 |
|
5481494 |
Tang et al. |
Jan 1996 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
85427 |
Oct 1993 |
|