Mital, Dinesh, “An Automatic Circuit Extractor From A Photo-Micrograph of Integrated Circuits,” School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore, IEEE TENCON'93/Beijing, pp. 319-323. |
Barney, John, “Computer-Aided Reverse Engineering (CARE)* of ASICS: A New Way to Provide Test Vestors for Depot Repair Services and Create a New Source for Obsolete or Hard to Get Integrated Circuits,” Bellevue, pp. 384-387. |
Bafleur, et al., “Reliability Assessment of Integrated Circuits Through Reverse Engineering Techniques,” Microelectronics Journal, vol. 17, No. 4, Luton, 1986, pp. 11-26. |
Blythe, et al., “Layout Reconstruction of Complex Silicon Chips,” IEEE Journal of Solid-State Circuits, vol. 28, No. 2, Feb. 1993, pp. 138-145. |
Bourbakis, et al., “Specifications for the Developement of an Expert Tool for the Automatic Optical Undrstanding [sic] of Electronic Circuits: VLSI Reverse Engineering,” 1991 IEEE VLSI Test Symposium, 1991, pp. 98-103. |
Kiang, Tan Ooi, et al., “Extracting Layers From Optical Images of Silicon Integrated Circuit Chips,” Centre for Signal Processing, School of Electrical & Electronic Engineering, Nanyang Technological Unviersity, Singapore, pp. 571-575. |
Kiang, Tan Ooi, et al., “Colour Image Segmentation of Layer Patterns on Silicon Integrated Circuit Chips,” Centre for Signal Processing, School of Electrical & Electronic Engineering, Nanyang Technological University, Singapore, pp. 707-711. |
Tan, et al., “An Automatic Layer Extractor of IC Chips,” School of Electrical & Electronic Engineering, Nanyang Technological University, Singapore, pp. 1346-1349. |
Gattiker, et al., “Visual Reverse Engineering Using SPNs for Automated Testing and Diagnosis of Digital Circuits,” Binghamton University, Dept EE/AAAI lab, Binghamton, 1995, pp. 236-242. |
U.S. application No. 08,939,047, Chamberlain et al. filed Sept. 26, 1997. |
Young-Uk Yu, “VLSI Design and CAD Technology in Korea,” Valid Logic Systems, IEEE Design & Test of Computers, Oct. 1989, pp. 29-39. |
Hild, et al., “Optical Preprocessing as Inspection Tool?,” Optik 99, No. 3, 1995, pp. 123-133. |
Khalaj, et al., “Digital Image Processing Techniques for Patterned Wafer Inspection,” Information Systems Laboratory, Department of Electrical Engineering, Stanford University, SPIE, vol. 1926, pp. 508-516. |
Yuan, et al., “A Production System for LSI Chip Anatomizing,” Pattern Recognition Letters 5, North-Holland, 1987, pp. 227-232. |