Claims
- 1. A method for amplifying a signal comprising:generating an input signal; amplifying the input signal utilizing a chopper-stabilized, silicon carbide NMOS depletion made operational amplifier to produce an amplified output signal, the operational amplifier including a first NMOS depletion mode amplification stage and a second NMOS depletion mode amplification stage, the first stage and the second stage fabricated on the same silicon carbide substrate, wherein amplifying the input signal comprises chopping the input signal utilizing a first NMOS depletion mode chopping switch responsive to a first chopping signal to produce a first chopped input signal; and generating at least one opposite node of a resistor of an NMOS depletion mode buffered field effect transistor logic (BFL) level shifting/inverter circuit, the first chopping signal, and the level shifted first chopping signal in response to a clock signal.
- 2. A method in accordance with claim 1 wherein amplifying the input signal comprises amplifying the first chopped input signal utilizing an NMOS depletion mode amplifier stage to produce an amplified chopped output signal.
- 3. A method in accordance with claim 1 wherein amplifying the input signal comprises chopping the amplified chopped output signal utilizing an NMOS depletion mode amplifier responsive to a level shifted first chopping signal to produce a chopper-stabilized output signal.
- 4. An operational amplifier circuit comprising:a first NMOS depletion mode amplification stage; a first NMOS depletion mode chopping switch responsive to a first chopping signal to chop an input signal to said first amplification stage; a second NMOS depletion mode chopping switch responsive to a level shifted first chopping signal to chop an output signal from said first amplification stage; and an NMOS depletion mode buffered field effect transistor logic (BFL) level shifting/inverter circuit responsive to a clock signal to generate said first chopping signal and said level shifted first chopping signal across a voltage dropping element.
- 5. A circuit in accordance with claim 4 wherein said first voltage dropping element comprises at least one diode-connected field effect transistor (FET).
- 6. A circuit in accordance with claim 4 wherein said voltage dropping element is a resistor, said NMOS depletion mode BFL level shifting/inverter circuit comprises a plurality or field effect transistors (FETs) each having a gate and an associated channel.
- 7. A circuit in accordance with claim 6 wherein said BFL level shifting/inverter circuit is configured to operate with negative direct current (DC) bias on each said gate with respect to each said associated channel.
- 8. An operational amplifier circuit comprising:a first NMOS depletion mode amplification stage; a first NMOS depletion mode chopping switch responsive to a first chopping signal to chop an input signal to said first amplification stage; a second NMOS depletion mode chopping switch responsive to a level-shifted first chopping signal to chop an output signal from said first amplification stage; and and an NMOS depletion mode buffered field effect transistor logic (BFL) level shifting/inverter circuit responsive to a clock signal to generate said first chopping signal and said level shifted first chopping signal across a resistor; and further wherein said first NMOS depletion mode amplification stage, first NMOS depletion mode chopping switch, second NMOS depletion mode chopping switch, and said NMOS depletion mode buffered field effect transistor logic (BFL) level shifting/inverter circuit are fabricated on the same silicon carbide substrate.
- 9. A circuit in accordance with claim 8 wherein said first chopping switch and said second chopping switch each comprise NMOS field effect transistor (FET) switches having a channel and a gate, and said NMOS field effect transistors have threshold voltages negative with respect to their respective channels.
- 10. A circuit in accordance with claim 8 further comprising a clock generator configured to produce said clock signal.
- 11. An operational amplifier circuit comprising:a first NMOS depletion mode amplification stage having differential inputs and outputs; a first NMOS depletion mode chopping switch responsive to a first chopping signal and a second chopping signal to chop a differential input signal to said first amplification stage, a second NMOS depletion mode chopping switch responsive to a level-shifted first chopping signal and a level shifted second chopping signal to chop an output signal from said first amplification stage; a first NMOS depletion mode buffered field effect transistor logic (BFL) level shifting/inverter circuit responsive to a clock signal to generate said first chopping signal and said level shifted first chopping signal across a first resistor; a second NMOS depletion mode buffered field effect transistor logic (BFL) level shifting/inverter circuit responsive to said clock signal to generate said second chopping signal and said level shifted second chopping signal across a second resistor; and a clock generator circuit configured to generate said clock signal.
- 12. A circuit in accordance with claim 11 fabricated on a silicon carbide substrate.
- 13. A circuit in accordance with claim 11 further comprising at least one additional stage of amplification responsive to said chopped output signal from said first amplification stage.
- 14. A circuit in accordance with claim 13 further comprising a sensor, wherein said first amplification stage is responsive to an output signal of said sensor chopped by said first NMOS depletion mode chopping switch.
FEDERAL RESEARCH STATEMENT
The U.S. Government has a paid-up license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of United States Department of Defense Air Force Contract No. 1-33615-94-C-2417.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
58130608 |
Aug 1983 |
JP |
Non-Patent Literature Citations (2)
Entry |
Palmour et al. “High-temperature depletion—mode metal-oxide-semiconductor field-effect transistors in beta-SiC thin films” Appl. Phys. Lett. 51, Dec. 14, 1987 pp 2028-2030* |
Schmid et al. “Process technology and high tempereture performance of 6H-SiC MOS devices” The Third European Conference on High temperature Electronics 1999 pp195-199. |