Claims
- 1. 1. An apparatus, comprising:
at least first and second groups of physical bit elements, each physical bit element of each group having a first physical state in which it is operable to produce a signal having a first electrical state, and being capable of permanent modification to a second physical state in which it is operable to produce a signal having a second electrical state; and at least first and second bit logic circuits, each being associated with a respective one of the at least first and second groups of physical bit elements, and each operable to produce (i) one bit of an identification (ID) number from the respective signals issuing from each of the respective at least first and second groups of physical bit elements, and (ii) a validity signal indicative of whether the one bit of the ID number is valid.
- 2. The apparatus of claim 1, wherein each of the bit logic circuits is further operable to produce a program signal indicative of whether any of the physical bit elements of a respective one of the groups have been modified.
- 3. The apparatus of claim 2, wherein the program signal indicates that the physical bit elements of a respective one of the groups have not been modified when all of the physical bit elements of that group are in the first physical state.
- 4. The apparatus of claim 2, wherein the program signal indicates that the physical bit elements of a respective one of the groups have not been modified when (i) a valid combination of the physical states of the physical bit elements of that group requires that one or more of the physical bit elements of that group are in the second physical state, and (ii) the one or more of the physical bit elements are in the first physical state.
- 5. The apparatus of claim 1, further comprising an ID logic circuit operable to receive one or more of the program signals from the bit logic circuits and produce an overall program signal indicative of at least one of whether (i) any of the physical bit elements of any of the groups have been modified, and (ii) at least one of the physical bit elements of each of the groups have been modified.
- 6. The apparatus of claim 1, further comprising an ID logic circuit operable to receive one or more of the validity signals from the bit logic circuits and produce an overall validity signal indicative of at least one of whether (i) any of the bits of the ID number are invalid, and (ii) none of the bits of the ID number are invalid.
- 7. The apparatus of claim 1, wherein
only one valid combination of the electrical states of the respective signals issuing from each of the respective at least first and second groups of physical bit elements represents a valid logic high level for the corresponding bit of the ID number; and only one different valid combination of the electrical states of the respective signals issuing from each of the respective at least first and second groups of physical bit elements represents a valid logic low level for the corresponding bit of the ID number.
- 8. The apparatus of claim 7, wherein:
each group consists of two physical bit elements; the valid combination representing a valid logic high level requires that one of the two physical bit elements is in the first physical state and the other of the two physical bit elements is in the second physical state; and the different valid combination representing a valid logic low level requires that the one of the two physical bit elements is in the second physical state and the other of the two physical bit elements is in the first physical state.
- 9. The apparatus of claim 7, wherein any modification to the physical bit elements of a given one of the groups of physical bit elements in order change from a valid combination of the electrical states of the signals to another combination results in an invalid combination.
- 10. The apparatus of claim 9, wherein the respective valid combinations of the electrical states of the signals each require that at least one of the physical bit elements of a given one of the groups of physical bit elements has been permanently modified to the second physical state in which it produces a signal having the second electrical state.
- 11. The apparatus of claim 10, wherein any modification to the physical bit elements of a given one of the groups of physical bit elements in order change from a valid combination of the electrical states of the signals to another combination requires that at least one of the physical bit elements of a given one of the groups of physical bit elements has to be permanently modified from the first physical state to the second physical state.
- 12. The apparatus of claim 1, wherein each of the physical bit elements is a fusible link having an unfused, substantially electrically conductive, first physical state, and having a fused, substantially electrically non-conductive, second physical state.
- 13. The apparatus of claim 12, wherein each physical bit element is coupled in a series combination with an impedance between two voltage potentials, and the corresponding signal is taken at a node between the physical bit element and the impedance.
- 14. The apparatus of claim 13, wherein:
each physical bit element and each impedance includes respective first and second terminals; the first terminal of each physical bit element being coupled to a first voltage potential and the second terminal of each physical bit element being coupled to the first terminal of a respective one of the impedances; and the second terminal of each impedance being coupled to a second, higher, voltage potential.
- 15. A method, comprising:
modifying at least one physical bit element from among each of at least first and second groups of physical bit elements, each physical bit element of each group having a first physical state in which it is operable to produce a signal having a first electrical state, and being capable of permanent modification to a second physical state in which it is operable to produce a signal having a second electrical state; and producing (i) one bit of an identification (ID) number from the respective signals issuing from each of the respective at least first and second groups of physical bit elements, and (ii) a validity signal indicative of whether the one bit of the ID number is valid.
- 16. The method of claim 15, further comprising producing a program signal indicative of whether any of the physical bit elements of a respective one of the groups have been modified.
- 17. The method of claim 16, wherein the program signal indicates that the physical bit elements of a respective one of the groups have not been modified when all of the physical bit elements of that group are in the first physical state.
- 18. The method of claim 16, wherein the program signal indicates that the physical bit elements of a respective one of the groups have not been modified when (i) a valid combination of the physical states of the physical bit elements of that group requires that one or more of the physical bit elements of that group are in the second physical state, and (ii) the one or more of the physical bit elements are in the first physical state.
- 19. The method of claim 15, further comprising receiving one or more of the program signals, and producing an overall program signal indicative of at least one of whether (i) any of the physical bit elements of any of the groups have been modified, and (ii) at least one of the physical bit elements of each of the groups have been modified.
- 20. The method of claim 15, further comprising receiving one or more of the validity signals, and producing an overall validity signal indicative of at least one of whether (i) any of the bits of the ID number are invalid, and (ii) none of the bits of the ID number are invalid.
- 21. The method of claim 15, wherein
only one valid combination of the electrical states of the respective signals issuing from each of the respective at least first and second groups of physical bit elements represents a valid logic high level for the corresponding bit of the ID number; and only one different valid combination of the electrical states of the respective signals issuing from each of the respective at least first and second groups of physical bit elements represents a valid logic low level for the corresponding bit of the ID number.
- 22. The method of claim 21, wherein:
each group consists of two physical bit elements; the valid combination representing a valid logic high level requires that one of the two physical bit elements is in the first physical state and the other of the two physical bit elements is in the second physical state; and the different valid combination representing a valid low level requires that the one of the two physical bit elements is in the second physical state and the other of the two physical bit elements is in the first physical state.
- 23. The method of claim 21, wherein any modification to the physical bit elements of a given one of the groups of physical bit elements in order change from a valid combination of the electrical states of the signals to another combination results in an invalid combination.
- 24. The method of claim 23, wherein the respective valid combinations of the electrical states of the signals each require that at least one of the physical bit elements of a given one of the groups of physical bit elements has been permanently modified to the second physical state in which it produces a signal having the second electrical state.
- 25. The method of claim 24, wherein any modification to the physical bit elements of a given one of the groups of physical bit elements in order change from a valid combination of the electrical states of the signals to another combination requires that at least one of the physical bit elements of a given one of the groups of physical bit elements has to be permanently modified from the first physical state to the second physical state.
- 26. The method of claim 15, wherein each of the physical bit elements is a fusible link having an unfused, substantially electrically conductive, first physical state, and having a fused, substantially electrically non-conductive, second physical state.
- 27. The method of claim 26, wherein each physical bit element is coupled in a series combination with an impedance between two voltage potentials, and the corresponding signal is taken at a node between the physical bit element and the impedance.
- 28. The method of claim 27, wherein:
each physical bit element and each impedance includes respective first and second terminals; the first terminal of each physical bit element being coupled to a first voltage potential and the second terminal of each physical bit element being coupled to the first terminal of a respective one of the impedances; and the second terminal of each impedance being coupled to a second, higher, voltage potential.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefits of U.S. Provisional Patent Application No. 60/386,849, filed Jun. 6, 2002, entitled METHODS AND APPARATUS FOR COMPOSING A DEVICE ID NUMBER, the entire disclosure of which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60386849 |
Jun 2002 |
US |