The invention relates generally to differential communication links, and, more particularly, to methods and apparatus for signaling a receiver on a differential link.
For the last ten years, the Peripheral Component Interconnect (PCI) standard has been used for connecting peripheral devices (e.g., network cards, modems, graphics cards) to microprocessors in computers and other devices. PCI is a bus technology that transfers synchronized data over several (typically 32-64) parallel channels. PCI and PCI-X (Peripheral Component Interconnect Extended) have throughputs ranging from 133 MBps to 1.1 GBps.
It is widely known that microprocessor speeds have dramatically increased over the years. While the PCI and PCI-X standards are currently sufficient to transfer data between processors and input/output (I/O) devices, if processor speeds continue to increase as expected, the PCI standard will soon become obsolete because increasing the speed of the PCI standard beyond its current limits is prohibitively expensive.
With this in mind, a new I/O architecture has recently been developed. That architecture is currently referred to as the Third Generation Input Output (3GIO) interface standard. Unlike PCI, 3GIO (sometimes referred to as Arapahoe) is a point to point serial communication technology. Rather than including a bus of 32 or 64 channels sending synchronized data, 3GIO uses many fewer channels to transfer data which is not synchronized. (The data transferred in the 3GIO standard includes an embedded clock signal which is used to synchronize the transmitter and the receiver.) The 3GIO architecture is much faster than the PCI and PCI-X standards. It currently permits data transfer at 2.5 Gbit/sec, and is expected to scale upward to the theoretical limits of copper (i.e., 10 Gbit/sec).
The basic link of the 3GIO architecture is a low voltage differentially driven connector pair. If communication is desired in both directions, two low voltage differentially driven connector pairs are used, namely, a transmit pair and a receive pair. The bandwidth between devices can be scaled upward by adding connector pairs to form multiple communication channels. However, the differential link remains the basic communication channel between two devices within the 3GIO architecture.
Known differential serial link protocols prior to 3GIO constantly switched data over the differential links. When a transmitter using these earlier protocols has no actual data to transfer, dummy data is transferred over the link. Transferring dummy data in this manner is particularly desirable in the context of AC coupled and/or AC terminated differential links because the voltage on a quieted line (i.e. one without the dummy data) would drift as the AC coupling and/or AC termination capacitor discharged and subsequently recharged. This voltage could possibly take the line out of the range of the receiver.
Such undesirable drift could also occur over time when actual data is being transmitted. To avoid such undesirable drift when actual data is being transmitted, coding schemes such as 8B10B (i.e. 8 bit/10 bit) are used in differential links employing AC coupling. The dummy codes mentioned above and the 8B10B codes are selected to make sure the DC voltage level on both sides of the AC coupling capacitor stay substantially level (i.e., as many “1” bits as “0” bits are transmitted during each predetermined time period to avoid undesirable charging/discharging of the coupling capacitors).
Because of this concern with voltage drifting, power management techniques are not frequently used with differential serial data links. To the extent power management techniques are used, entry to and exit from the power management state is driven by side band signals. However, these side band techniques are disadvantageous in that they require side band communication lines and involve high latency periods.
Although the apparatus and methods disclosed herein are particularly well suited for use with differential serial data links operating in accordance with the 3GIO standard, persons of ordinary skill in the art will readily appreciate that the teachings of the invention are in no way limited to the 3GIO context. On the contrary, persons of ordinary skill in the art will readily appreciate that the teachings of the invention can be employed with any differential serial data link regardless of the communication protocol it employs.
A transmitting device 10, a receiving device 12 and a differential serial data link 14 are shown in
The transmitter 10 develops and transmits differential signals over the differential link 14. The transmitter 10 can operate in accordance with any known serial data link protocol, for example, 3GIO, infiniband, Xaui, Sata, etc. and can be constructed in any number of ways. A schematic illustration of one possible implementation of a transmitter 10 is shown in
For the purpose of developing high speed difference signals to be transmitted over the lines 16, 18 of the serial link 14, the transmitter 10 is provided with a pair of transistors 20, 22. The transistors 20, 22 can be implemented by, for example, MOSFETS as shown in
More specifically, the controller 30 is provided with digital data to be transmitted over the serial link 14. This data is stored in a queue (not shown) associated with the controller 30. At least when the queue contains data for transmission, the controller 30 switches the transistors 20, 22 on and off in accordance with the communication protocol being used to send voltage difference signals representative of the data from the queue over the differential link 14. As shown in
The changes in the relative potentials of the lines 16, 18 are received at the receiver 12. As with the transmitter 10, the receiver 12 can operate in accordance with any known serial data link protocol (e.g., 3GIO, infiniband, Xaui, Sata, etc.), and can be constructed in any number of ways. A schematic illustration of one exemplary implementation of a receiver 12 is shown in
For the purpose of receiving and interpreting the data signals carried by the serial link 14, the receiver 12 is provided with a difference detector 34. As will be appreciated by persons of ordinary skill in the art, the difference detector 34 can be implemented in many ways. By way of example, not limitation, the difference detector 34 can be implemented by a conventional differential operational amplifier. In this example, the operational amplifier is selected to have high gain.
As shown in
One or more components of the receiver 12 are adapted to enter a reduced power state when the receiver 12 is not expecting to receive data. As used herein, a reduced power state is a state in which the subject component utilizes reduced or no power. The degree to which power is reduced relative to a normal power state is implementation dependent, and may be for example, as much as a factor of fifty. Various exemplary mechanisms for causing these components to enter the reduced power state are shown in U.S. application Ser. No. 10/097,358. By way of example, the receiver 12 and/or its components can be sent into the reduced power state by quieting the link 14 for a predetermined length of time such that no data is transmitted to the receiver. The receiver can be structured to interpret such quieting as an in-band signal. Of course, other in-band signals and/or out of band signals could alternatively be employed.
For the purpose of waking the receiver 12 from a reduced power state, the receiver 12 is further provided with a wake-up detector 40. The illustrated wake-up detector 40 is responsive to one or more in-band signals received over the differential serial data link 14 to awaken one or more section(s) or component(s) of the receiver 12 from the reduced power state. In the device shown in
While persons of ordinary skill in the art will readily appreciate that any of many different forms of in-band signals can be used to instruct the wake-up detector 40 to awaken the receiver 12 or portions thereof, in the illustrated device the in-band signal is a DC voltage state held substantially constant between the lines 16, 18 of the differential serial data link 14 for at least a predetermined length of time (e.g., a predetermined number of bit cells). When the transmitter 10 determines that transmission of data via the link 14 is desired (this determination may be made, for example, by detecting data in the queue), it will first transmit the in-band wake-up signal to the receiver via link 14. In particular, the transmitter 10 drives one or both of the lines 16, 18 to a predetermined DC voltage state to create a predetermined voltage condition between the lines 16, 18 of the link 14 for at least a predetermined length of time. Persons of ordinary skill in the art will appreciate that the voltage condition can be a difference above a predetermined threshold, a difference below a predetermined threshold, no difference, or a specific difference. In the illustrated example, the voltage condition is a voltage difference. This voltage difference between lines 16, 18 can be achieved by driving and holding one of the lines from an initial voltage level (which may optionally be zero) to a different voltage level for at least a predetermined time period, or by driving both lines simultaneously to different voltage levels (i.e., driving and holding a first one of lines 16, 18 to a first DC voltage level and substantially simultaneously driving and holding the second one of the lines to a second DC voltage level different from the first DC voltage level for at least a predetermined time period). However, the illustrated example drives only one of the lines 16, 18 to the predetermined DC voltage level and holds it there for at least a predefined time period. Alternatively, both lines can be driven to the same or nearly the same voltage and held there for a predetermined time to create the in-band signal (i.e., the in-band signal is a zero voltage difference or small voltage difference for the predetermined time period).
In the illustrated example, when the receiver 12 detects that the DC voltage difference has been held between the lines 16, 18 for at least the predefined time period, the receiver 12 or a portion thereof is transitioned from the reduced power state to the normal power (i.e. wakened) state. Once this transition to the normal power state is complete, the transmitter 10 transmits data to the receiver 12. The transmitter 10 delays after sending the in-band wake-up signal for a sufficient time period to ensure the receiver 12 has appropriately wakened and is ready to receive data.
Alternatively, instead of being a DC signal as described above, the in-band wake-up signal may be implemented by an AC switching signal. For example, when the transmitter 10 determines that transmission of data via the link 14 is desired, it enters the normal power state and begins to alternatively switch the transistors 20, 22 on and off to transmit a plurality of voltage difference signals as the in-band wake-up signal to the receiver via link 14. The voltage difference signals may constitute “dummy data” in the sense that they do not contain any information. Their presence on the lines 16, 18 (i.e., voltage differences between the lines) for at least a predetermined time period constitute an in-band wake-up signal. When the receiver 12 recognizes this in-band signal, the receiver 12 or a portion thereof is transitioned from the reduced power state to the normal power state. Once this transition to the normal power state is complete, the transmitter 10 transmits data to the receiver 12. The transmitter 10 sends the dummy data for a sufficient time period to ensure the receiver 12 has appropriately wakened and is ready to receive data before sending actual data to the receiver.
A more detailed view of an exemplary wake-up detector 40 is shown in
One possible implementation of the integrator 48 is shown in detail in
One possible implementation of the signaling circuit 44 is shown in
The node 58 between the second terminal of the transistor 54 and the first terminal of the transistor 55 is connected to the section(s) or component(s) of the receiver 12 to signal those section(s) or component(s) to move between the normal power state and the reduced power state as shown in
Optionally, circuitry may be provided to maintain the transistor 54 in the conducting state until it is desired to switch the receiver 12 and/or components thereof back into the reduced power state (e.g., when no further communication is expected from the transmitter 10). As will be appreciated by persons of ordinary skill in the art, many different circuits can be implement to maintain the transistor 54 in the conducting state until a command to enter the reduced power state is noted. One possible approach is to employ a controlled switch such as a transistor which connects the base of the transistor 54 to a voltage source after transistor 54 turns on, and which disconnects the voltage source from the base of transistor 54 when a command to switch to the reduced power state is received. Alternatively, if the communication protocol used with the differential serial data link requires continuous switching of data (e.g., actual data and dummy data), the output signal of the difference detector 46 may be sufficient to maintain the voltage across the capacitor 50 at a level sufficient to keep the transistor 54 in the conducting state and the transistor 55 in the off state. Quieting the link 14 and, thus, causing the output of the difference detector 46 to drop to zero would then result in discharging of the capacitor 50 such that the voltage associated with the capacitor 50 would fall below the switch-on threshold of the transistor 54 to thereby turn-off the transistor 54 and turn-on the transistor 55. Turning-off the transistor 54 and turning on the transistor 55 signals at least some portions of the receiver 12 to enter into the reduced power state as explained above.
As will be appreciated by persons of ordinary skill in the art, a transmitter 10 and a receiver 12 communicating over a differential serial data link 14 can be DC coupled or AC coupled. AC coupling is often used in circumstances where the transmitter 10 operates at a different DC bias level than the receiver 12 (i.e., the common mode voltages of the transmitter 10 and receiver 12 are different). To maintain this DC voltage difference, AC coupling capacitors 60, 62 are connected in each of the lines 16, 18 of the link 14 as shown in
DC coupling, on the other hand, can be used in circumstances where no DC bias difference is present between the transmitter 10 and the receiver 12. In the DC coupling context, the AC coupling capacitors 60, 62 are omitted.
Persons of ordinary skill in the art will readily appreciate that shunt impedances 64, 66 are frequently used to impedance match the transmission lines 14, 16 to the receiver 12 Impedance matching is performed to avoid signal reflections as is well known. When only resistive impedances are employed as shown in
Because some receivers 12 may not be designed to receive signals that swing around zero volts, it is sometimes desirable to DC bias the input of the receiver 12 to a predetermined voltage.
In an AC coupled system, when the transmitter 10 and receiver 12 are in their reduced power states, it is possible to permit the AC coupling capacitors 60, 62 to discharge. This is not, however, desirable if low latency is a requirement of the system. In other words, if it is desirable to wake-up the receiver 12 quickly to start communicating data, the AC coupling capacitors 60, 62 should not be permitted to discharge since communication should not begin until those capacitors 60, 62 have reached their charged state. Moreover, permitting the AC coupling capacitors to drift between charged and uncharged states during the reduced power, and/or transition (i.e., the state between the reduced power state and the normal power (i.e., wakened) state) states could cause the voltage across them to move outside the operating range of the receiver 12.
To avoid the delay associated with recharging the capacitors 60, 62 after a period of no communication and to avoid possible errors caused by permitting voltage drifting outside the operating range of the receiver 12, the transmitter 10 can optionally be modified as shown in
It is possible to use the number of in-band wake-up signals received by the receiver 12 to convey information. For example, if desired, the disclosed methods and apparatus can be modified to sequentially wake-up different sections of the receiver 12 in response to sequential in-band signals. A modified receiver having two different sections 76,78 which can be separately wakened is shown in
As shown in
The first and second in-band wake-up signals may be identical. Alternatively, the in-band wake-up signals may have differences in, for example, duration and/or magnitude. Although, for simplicity, only two in-band wake-up signals and two receiver sections 76, 78 have been discussed, persons of ordinary skill in the art will appreciate that any number of in-band wake-up signals can be used to awaken any number of receiver sections without departing from the scope or spirit of the invention.
Although much of the above discussion has focused on waking a receiver 12 from a reduced power state to a wakened state, persons of ordinary skill in the art will appreciate that the in-band signaling techniques disclosed herein can be used to transition the receiver 12 between any two desired states. By way of examples, not limitation, the in-band signaling technique can be used to transition the receiver 12 from a reduced power state to a reset state, or to transition the receiver from a reduced power state to a reduced power state wherein the in-band signal received by the receiver 12 is relayed over a second differential serial data link 114 to a second receiver 112 as shown in
From the forgoing, persons of ordinary skill in the art will appreciate that methods and apparatus have been provided for employing one or more in-band signal(s) to awaken a receiver from a reduced power state via a differential serial data link. Advantageously, the use of in-band signal(s) to waken the receiver avoids the use of side band signals and side-band connections, which translates into lower cost and higher bandwidth per signals needed. The disclosed methods are not clock-based and can be used with any differential link communication protocol.
Although certain apparatus constructed in accordance with the teachings of the invention have been described herein, the scope of coverage of this patent is not limited thereto. On the contrary, this patent covers all embodiments of the teachings of the invention fairly falling within the scope of the appended claims either literally or under the doctrine of equivalents.
This application is a Continuation of U.S. patent application Ser. No. 12/353,527, filed Jan. 14, 2009, which is a continuation of U.S. patent application Ser. No. 11/609,072, filed Dec. 11, 2006 (granted as U.S. Pat. No. 7,394,863), which is a continuation of U.S. patent application Ser. No. 11/609,112, filed Dec. 11, 2006 (granted as U.S. Pat. No. 7,496,149), which is a continuation of U.S. patent application Ser. No. 10/097,969, filed on Mar. 14, 2002, now (granted as U.S. Pat. No. 7,170,949, and entitled “METHODS AND APPARATUS FOR SIGNALING ON A DIFFERENTIAL LINK”. These applications are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3531656 | Ammann | Sep 1970 | A |
4125812 | Polonio | Nov 1978 | A |
4606052 | Hirzel et al. | Aug 1986 | A |
4866261 | Pace | Sep 1989 | A |
5050190 | Shimada et al. | Sep 1991 | A |
5119398 | Webber, Jr. | Jun 1992 | A |
5465926 | Brown | Nov 1995 | A |
5512874 | Poston | Apr 1996 | A |
5523703 | Yamamoto et al. | Jun 1996 | A |
5561384 | Reents et al. | Oct 1996 | A |
5666068 | Ehmann | Sep 1997 | A |
5686872 | Fried et al. | Nov 1997 | A |
5731711 | Gabara | Mar 1998 | A |
5959472 | Nagamatsu et al. | Sep 1999 | A |
6008746 | White | Dec 1999 | A |
6034551 | Bridgewater, Jr. | Mar 2000 | A |
6067626 | Watanabe | May 2000 | A |
6085325 | Jackson et al. | Jul 2000 | A |
6094094 | Ohtake | Jul 2000 | A |
6115831 | Hanf et al. | Sep 2000 | A |
6157974 | Gasparik | Dec 2000 | A |
6198913 | Sung et al. | Mar 2001 | B1 |
6263075 | Fadavi-Ardekani et al. | Jul 2001 | B1 |
6275221 | Song | Aug 2001 | B1 |
6307401 | Bridgewater, Jr. | Oct 2001 | B1 |
6317839 | Wells | Nov 2001 | B1 |
6320406 | Morgan et al. | Nov 2001 | B1 |
6339344 | Sakata et al. | Jan 2002 | B1 |
6373346 | Kobayashi | Apr 2002 | B1 |
6411146 | Kuo | Jun 2002 | B1 |
6445730 | Greszczuk et al. | Sep 2002 | B1 |
6460143 | Howard et al. | Oct 2002 | B1 |
6552578 | Cheung et al. | Apr 2003 | B1 |
6593801 | Hattori | Jul 2003 | B1 |
6608900 | Yancey et al. | Aug 2003 | B1 |
6622178 | Burke et al. | Sep 2003 | B1 |
6674762 | Mores et al. | Jan 2004 | B2 |
6724891 | Huang et al. | Apr 2004 | B1 |
6735183 | O'Toole et al. | May 2004 | B2 |
6791371 | Cheung | Sep 2004 | B1 |
6882942 | Duduman | Apr 2005 | B1 |
20020017920 | Bridgewater, Jr. | Feb 2002 | A1 |
20030014677 | Howard et al. | Jan 2003 | A1 |
20030148801 | Deyring et al. | Aug 2003 | A1 |
20030198296 | Bonelli et al. | Oct 2003 | A1 |
20070106917 | Oh et al. | May 2007 | A1 |
20090122905 | Schoenborn | May 2009 | A1 |
Number | Date | Country |
---|---|---|
0788059 | Aug 1997 | EP |
407183957 | Jul 1995 | JP |
Entry |
---|
Invitation to Pay Additional Fees, including Annex to Form PCT/ISA/206, Communication Relating to the Results of the Partial International Search for PCT/US03/01531, mailed Dec. 12, 2003, 4 pages. |
International Search Report dated Aug. 3, 2004 for corresponding International Application Serial PCT/US03/01531 and transmittal letter, 9 pages. |
International Preliminary Examination Report for International Patent Application No. PCT/US03/01531, mailed Jun. 7, 2004. |
USPTO Dec. 23, 2013 Final Rejection in Application U.S. Appl. No. 12/535,527. |
USPTO Oct. 20, 2006 Notice of Allowance issued in U.S. Appl. No. 10/087,969 12 pages. |
USPTO Nov. 21, 2006 Notice of Allowance issued in U.S. Appl. No. 10/087,969, 4 pages. |
USPTO May 2, 2008 Notice of Allowance issued in U.S. Appl. No. 11/609,072, 8 pages. |
USPTO Nov. 4, 2008 Notice of Allowance issued in U.S. Appl. No. 11/609,112, 10 pages. |
USPTO Feb. 22, 2006 Office Action issued in U.S. Appl. No. 10/097,969, 15 pages. |
USPTO Sep. 2, 2005 Office Action issued in U.S. Appl. No. 10/097,969, 24 pages. |
USPTO Oct. 16, 2007 Office Action issued in U.S. Appl. No. 11/609,072, 15 pages. |
USPTO May 15, 2008 Office Action issued in U.S. Appl. No. 11/609,112, 9 pages. |
USPTO Aug. 7, 2007 Office Action issued in U.S. Appl. No. 11/609,112, 18 pages. |
Office Action received for U.S. Appl. No. 12/353,527, mailed on Aug. 16, 2011, 12 Pages. |
Office Action received for U.S. Appl. No. 12/353,527, mailed on Feb. 3, 2012, 15 Pages. |
Office Action received for U.S. Appl. No. 12/353,527 mailed on May 28, 2013, 13 Pages. |
Notice of Allowance received for U.S. Appl. No. 12/353,527, mailed on Apr. 23, 2014, 15 pages. |
Number | Date | Country | |
---|---|---|---|
20130114747 A1 | May 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12353527 | Jan 2009 | US |
Child | 13726476 | US | |
Parent | 11609072 | Dec 2006 | US |
Child | 12353527 | US | |
Parent | 11609112 | Dec 2006 | US |
Child | 11609072 | US | |
Parent | 10097969 | Mar 2002 | US |
Child | 11609112 | US |