Methods and circuits for adaptive equalization

Information

  • Patent Grant
  • 11665028
  • Patent Number
    11,665,028
  • Date Filed
    Thursday, September 23, 2021
    3 years ago
  • Date Issued
    Tuesday, May 30, 2023
    a year ago
  • Inventors
  • Original Assignees
  • Examiners
    • Puente; Eva Y
    Agents
    • Silicon Edge Law Group LLP
    • Behiel; Arthur J.
Abstract
An integrated circuit equalizes a data signal expressed as a series of symbols. The symbols form data patterns with different frequency components. By considering these patterns, the integrated circuit can experiment with equalization settings specific to a subset of the frequency components, thereby finding an equalization control setting that optimizes equalization. Optimization can be accomplished by setting the equalizer to maximize symbol amplitude.
Description
FIELD OF THE INVENTION

The present invention relates generally to the field of communications, and more particularly to high speed electronic signaling within and between integrated circuit devices.


BACKGROUND

Serial communication links that employ channels that exhibit low pass filter effects often use transmit pre-emphasis, receiver equalization, or a combination of the two to overcome the loss of high-frequency signal components. Adaptive transmit pre-emphasis or receive equalization may be used for marginal links or links whose transfer characteristic change over time. In either case, the received signal quality may be measured at the receiver. Adaptive transmit pre-emphasis schemes may therefore use some form of back-channel communication to relay indicia of signal quality back to the transmitter. Unfortunately, the need for a backchannel renders the design and implementation of adaptive pre-emphasis challenging and complex. Also important, some integrated circuits that receive data via a serial link may not include a compatible backchannel receiver with which to communicate. The transmit and receive circuitry may be parts of integrated circuits from different vendors, for example, in which case the two vendors would have to agree in advance upon a backchannel communication scheme and design their circuitry accordingly. Such collaboration may be impractical.


Adaptive receive equalization does not require backchannel communication, and thus avoids many of the problems inherent in adaptive transmit pre-emphasis. Optimum pre-emphasis and equalization settings are data specific, however, because different data patterns have different spectral content, and thus are affected differently by low-pass characteristics of the channel. As a first-order approximation, the higher the frequency, the greater the attenuation. Transmitters “know” the transmitted data pattern in advance, and thus can tailor the transmit pre-emphasis to the data; in contrast, receivers do not know the received data pattern in advance, so adaptive equalization that addresses changes to the incoming data is much more difficult.


Some adaptive receive equalization schemes measure the power density of received signals at two frequencies and adjust the receive equalizer to maintain some desired ratio of the two power densities. Unfortunately, such schemes may not provide appropriate levels of equalization for frequencies other than those monitored. Furthermore, noise at a monitored frequency contributes to the measured power density, and consequently results in erroneous equalizer settings. There is therefore a need for receive equalization systems and methods that are more responsive to received data patterns and less sensitive to noise.





BRIEF DESCRIPTION OF THE DRAWINGS

The present invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements and in which:



FIG. 1 depicts a communication system 100 in accordance with one embodiment.



FIG. 2 depicts a receiver in accordance with an embodiment.



FIG. 3 depicts a flowchart illustrating a convergence algorithm 300 that may be used by adaptive control logic 145 and amplitude detector 140 of FIG. 1 or 2 to select an equalization setting for equalizer 125, in accordance with some embodiments.



FIG. 4 is a flowchart illustrating a tracking algorithm 400, which may be used by adaptive control logic 145 of FIG. 1 or 2 in accordance with some embodiments.



FIG. 5 schematically depicts an equalizer that may be used to implement equalizer 125 in accordance with one embodiment.



FIG. 6 schematically depicts a bias-voltage generator for use with equalizer 125 of FIG. 5.



FIG. 7 schematically depicts a DAC and sampler that may be used to implement DAC 220 and sampler 215 of FIG. 2 in accordance with one embodiment.



FIG. 8 details an embodiment of clock reduction circuitry that may be used to implement the clock reduction circuitry 200 of FIG. 2, which reduces the frequency of data clock Dclk by a factor of e.g. four and creates sample clock Sclk edge aligned with data clock Dclk.



FIG. 9 depicts data filter that may be used to implement the data filter 150 of FIG. 1 in accordance with one embodiment.





DETAILED DESCRIPTION


FIG. 1 depicts a communication system 100 in accordance with one embodiment. System 100 includes a transmitter 105 that transmits a differential data signal Vin (Vin_p/Vin_n) to a receiver 110 via a differential channel 115. A conventional transmitter may be employed as transmitter 105, so a detailed treatment is omitted here for brevity. Transmitter 105 optionally includes transmit pre-emphasis circuitry to dynamically adjust the data signal Vin to reduce signal distortion caused by the effects of channel 115. Such transmit pre-emphasis circuitry may include, for example, a multi-tap transmit amplifier 120 adapted to cause the voltage amplitudes of the data symbols of signal Vin to be selectively increased or decreased based on the data values of pre and/or post cursor data symbols.


Communication system 100 also includes a receiver 110 that receives data signal Vin. Receiver 110 includes an equalizer 125 that equalizes data signal Vin to produce an equalized signal Veq. Equalizer 125 adjusts the magnitude (e.g., voltage and/or current) of at least some data symbols in data signal Vin. In some embodiments, equalizer 125 selectively adjusts the voltage amplitude of at least some of the data symbols in data signal Vin. In some embodiments, equalizer 125 selectively adjusts the current used to express at least some of the data symbols in data signal Vin. In one embodiment, equalizer 125 receives signal Vin, via a differential input port, and amplifies signal Vin using a range of amplification factors, with higher frequency components of Vin being treated to higher amplification factors. If channel 115 exhibits a low pass filter effect, then such an equalizer may be used to, for example, compensate for the low-pass nature of channel 115. In that case, the degree to which equalizer 125 amplifies higher frequency signals relative to lower frequency signals can be adjusted via an equalizer input port Eq. A conventional sampler 130 samples the equalized signal Veq in synchronization with a data clock Dclk to produce a first sampled data signal Din. Data clock Dclk is, in this example, recovered from the input data using a conventional clock-and-data recovery circuit (CDR) 135. A sampler suitable for use as sampler 130 is described in “0.622-8.0 Gbps 150 mW Serial IO Macrocell with Fully Flexible Preemphasis and Equalization,” by Ramin Farjad-Rad, et al. (2003 Symposium on VLSI Circuits Digest of Technical Papers), which is incorporated herein by reference. Other suitable receive samplers might also be used.


An amplitude detector 140 periodically samples, in synchronization with clock signal Dclk, the symbol amplitude Sa of equalized input signal Veq. Some adaptive control logic 145 then calculates the appropriate equalization setting based upon measured symbol amplitudes and adjusts equalizer 125 accordingly. An equalization setting may thus be selected to maximize the amplitude of sampled data at the appropriate sample instant. Receiver 110 additionally includes a data filter 150 that selectively enables amplitude detector 140. Data filter 150 causes amplitude detector 140 to measure and record the amplitude of a subset of possible data patterns, such as those associated with higher frequencies.



FIG. 2 depicts portions of receiver 110 of FIG. 1, in accordance with one embodiment, like-labeled elements being the same or similar. FIG. 2 additionally depicts clock reduction circuitry 200 that reduces the frequency of data clock Dclk by e.g. a factor of four to ease the implementation of the adaptive control circuits and logic. For example, in an embodiment in which the frequency of data clock Dclk is 3.125 GHz, clock reduction circuitry 200 divides data clock Dclk by four to produce a 781 MHz sample clock Sclk. Using this lower sample clock frequency, the circuitry of amplitude detector 140 and adaptive control logic 145 can be synthesized using a standard cell library for significantly reduced design time and improved efficiency. Clock reduction circuitry 200 includes a clock divider 205 that divides the frequency of the data clock by a factor K (where in the embodiment depicted in FIG. 2, K=4) to produce an intermediate clock signal Pclk and an edge aligner 210 that aligns intermediate clock Pclk with data clock Dclk to produce a sample clock Sclk.


Amplitude detector 140 includes, in this embodiment, a sampler 215, a digital-to-analog converter (DAC) 220, and a ratio circuit 225. To measure the amplitude of equalized signal Veq from equalizer 125, sampler 215 samples signal Veq with respect to a threshold voltage Vth, asserting a second sampled data signal Veq>Vth if the amplitude of signal Veq is greater than threshold voltage Vth at the sample instant defined by sample clock Sclk. The amplitude of signal Veq can thus be measured by comparing the amplitude of signal Veq with a range of threshold voltages Vth. In this example, signal Veq is compared with a range of threshold voltages Vth to determine the highest threshold voltage Vth for which signal Veq exceeds voltage Vth (e.g., the highest value of threshold voltage Vth for which sampled data signal Veq>Vth is a logic one).


Ratio circuit 225 filters signal Veq>Vth by accumulating the number of times signal Veq>Vth is asserted for a desired number of samples. In this embodiment, a marker counter 235 establishes the selected number of samples, while a sample counter 230 accumulates the number of times signal Veq>Vth is asserted. Sample counter 230 increments each time the sampled signal Veq is greater than the selected threshold voltage Vth, while marker counter 230 increments each time signal Veq is sampled. Marker counter 235 issues a carry signal Carry upon reaching the desired number of samples, at which time the contents of counter 230 is indicative of the number of samples for which signal Veq exceeded the selected threshold voltage Vth over the number of samples. The contents of counter 230 divided by the count at which marker counter 235 issues carry signal Carry is a measure of the probability that equalized signal Veq exceeded threshold voltage Vth at the sample instants. In one embodiment, equalized signal Veq is considered to exceed threshold voltage Vth when the contents of counter 230 exceeds about 90% of the count at which marker counter 235 issues the carry signal.


An AND gate 237 gates signal Veq>Vth using the enable signal from data filter 150. Enable signal En is asserted to enable counters 230 and 235 so that ratio circuit 225 only accumulates data in response to specified data patterns, as determined by data filter 150. When high frequency components of Vin are attenuated relative to its low frequency components, which could be expected to occur, for example, as Vin traveled from transmitter 105 to receiver 110 over channel 115, data filter 150 may be configured to enable ratio circuit 225 in response to input data patterns expressing relatively high frequencies (e.g., a series of alternating ones and zeroes, as opposed to a series of consecutive ones or a series of consecutive zeroes). Data filter 150 can be adjusted, in some embodiments, to enable ratio circuit 225, and thus amplitude detector 140, in response to different patterns, to measure the equalized signal at different frequencies or to optimize the receiver for different frequencies, for example.


In one embodiment, control logic 145 examines signals Carry and Sam for each of a range of threshold voltages Vth to measure the amplitude of signal Veq for a given equalizer setting Eq. Control logic 145 then repeatedly measures the amplitude of signal Veq at different equalizer settings to find the equalizer setting that produces the highest amplitude of signal Veq. To accomplish this end, adaptive control logic 145 includes a first register 240 that stores a digital threshold value Vth, a second register 245 that stores the value Vmax currently associated with the highest value of signal Veq, a third register 250 that stores the current equalizer setting Eq, and a fourth register 255 that stores the equalizer setting Emax thus far producing the highest equalized signal amplitude. Though omitted for brevity, adaptive control logic 145 may additionally convey control signals to ratio circuit 225 that enable control logic to reset counters 230 and 235. In some embodiments, counters 230 and 235 can be programmed to sample different numbers of bits, 256, 128, 64, or 32 in one example.



FIG. 3 depicts a flow chart illustrating a convergence algorithm 300 that may be used by adaptive control logic 145 and amplitude detector 140, in one embodiment, to select an equalization setting for equalizer 125. FIG. 3 describes one method of operation of a receiver that may be used as receiver 110 of FIGS. 1 and 2.


Convergence is initiated when an input signal is detected, at chip start-up, for example (step 305), at which time registers 240, 245, 250, and 255 are each set to zero. Next, an amplitude-detect subroutine 307 indirectly measures the amplitude of signal Veq by finding the highest threshold voltage Vth for which the equalized input signal Veq is greater than the threshold voltage Vth for e.g. about 90% of the sampled symbols. To accomplish this in one embodiment, adaptive control logic 145 first sets threshold count Vth to 1111, a value corresponding to the highest threshold voltage Vth (step 310). Amplitude detector 140 then compares signal Veq with threshold voltage Vth over 256 samples (step 315), incrementing sample counter 230 each time signal Veq is found to exceed voltage Vth. If signal Veq does not exceed voltage Vth over 224 times out of the 256 samples (decision 320), then count Vth is decremented to reduce voltage Vth (step 325) and the comparison of step 315 is repeated. This process is repeated until signal Veq exceeds voltage Vth at least 224 times out of 256 samples (11100000 out of 11111111), in which case threshold count Vth is held in register 240 (step 330) to complete subroutine 307.


In the example of FIG. 2, marker counter 235 indicates a maximum count of 256 by asserting a carry signal Carry to adaptive control logic 145. The calculation of the sample ratio may be based upon other numbers of samples, and the ratio used to identify the signal amplitude of Veq may be different. In some embodiments, the number of samples, the ratio, or both are programmable. In one embodiment in which counters 230 and 235 are each eight bits, the signal Sam from counter 230 is the AND of the highest three bits, in which case Sam is a logic one when the value in sampler counter 230 is at least 224 (binary 11100000). Thus, if both Sam and Carry are logic one (Sa=1,1), then sampler counter 230 counted to at least 224 by the time marker counter 235 reached a maximum count and thus generated a carry.


In the next decision 335, the current threshold count Vth is compared with count Vmax. If Vth is greater than Vmax, then the current equalizer setting is producing a higher equalized signal amplitude (e.g., a wider eye) than the equalizer setting Emax, the equalizer setting previously associated with the highest equalized signal amplitude. In that case, Vmax is updated with the value Vth and Emax is updated with Eq (step 340). If Vth is not greater than Vmax, then the current equalizer setting is not producing a higher signal amplitude than whatever equalizer setting is currently associated with the highest signal amplitude. In that case, Vmax is held constant while the equalizer setting Eq is increased (step 345). Equalizer setting Eq is increased by two in this example, to more quickly span the range of equalizer settings employed during the convergence process. Other embodiments change the equalizer settings in different steps, different orders, etc.


The next decision 350 determines whether the equalizer setting Eq is zero, indicating the count Eq has traversed the available range of equalizer settings and rolled over to zero; if not, the process returns to subroutine 307. This sequence of steps repeats over the range of equalizer settings with step 340 accumulating counts Vmax and Emax, which respectively represent the highest value Vth for which signal Veq exceeds threshold voltage Vth for about 90% of sampled data and the equalization setting responsible for that maximum threshold setting. These final values of Vmax and Emax are held (step 355), completing the convergence process.


Convergence algorithm 300 finds the optimal or a near-optimal equalization setting for a given communication channel, and may be repeated as needed to reacquire equalization settings. In some embodiments, for example, receivers adapted in accordance with some embodiments reacquire equalization settings each time power is applied. These and other embodiments may additionally benefit from adaptive equalization schemes that continuously or periodically update equalization settings to account for changes in the system operating environment, such as in response to changes in temperature, supply-voltage, or other factors that impact receiver performance.



FIG. 4 is a flowchart illustrating a tracking algorithm 400 that may be implemented by adaptive control logic 145 of FIGS. 1 and 2 in accordance with one embodiment. Some embodiments periodically or continuously execute a tracking algorithm after executing a convergence algorithm, such as, for example, the convergence algorithm 300 of FIG. 3, to adjust for changes, such as noise, for example, in the signaling environment. Briefly, algorithm 400 measures the symbol amplitude of signal Veq for equalizer settings one count above and one count below the current equalizer setting. If one of those settings produces a higher signal amplitude, the equalizer setting is adjusted to that improved setting. Other embodiments repeat the convergence algorithm to adapt to environmental changes or omit the convergence algorithm altogether, relying instead upon a tracking algorithm.


After tracking is initiated (step 405), control logic 145 begins by setting register 250 to the value stored in register 255 (step 410). The equalization setting for equalizer 125 is thus set to the value earlier determined to lead to the highest amplitude for signal Veq. If the contents of register 250 is greater than zero (decision 415), then register 250 is decremented to reduce Eq by one (step 420). Amplitude detect subroutine 307, described above in connection with FIG. 3, is then called to measure the amplitude of signal Veq with the new equalizer setting. Per decision 425, if the new equalizer setting produces a higher signal amplitude for Veq, as evinced by a threshold value Vth greater than Vmax, then the contents of registers 245 and 255 are updated with the respective contents of registers 240 and 250 (step 430). The content of register 250 is then incremented (step 435), returning Eq to the value preceding the last instance of step 420.


If, at this time, the content of register 250 is less than the maximum count (decision 440), then the content of register 250 is incremented once again (step 445). Amplitude detect subroutine 307 is once again called to measure the amplitude of signal Veq, this time to determine whether a slightly higher equalizer setting provides a higher amplitude signal Veq than the prior equalizer setting (decision 455). If so, then the contents of registers 245 and 255 are updated with the respective contents of registers 240 and 250 (step 460). The tracking algorithm then returns to step 410. Tracking algorithm 400 can be turned off periodically to save power.



FIG. 5 schematically depicts equalizer 125 of FIGS. 1 and 2 in accordance with one embodiment. Equalizer 125 includes two nearly identical stages 500 and 505, the second of which is depicted as a black box for ease of illustration. Other embodiments include more or fewer stages. Equalizer stage 500 includes a pair of differential input transistors 515 and 520 with respective loads 525 and 530. Source degeneration is provided by a resistor 535, a transistor 540, and a pair of capacitor-coupled transistors 545 and 550. The capacitance provided by transistors 545 and 550 is in parallel with resistor 535 and transistor 540, so the net impedance between the sources of transistors 515 and 520 decreases with frequency. As a consequence, the gain of equalizer stage 500 increases with frequency. The resistance through transistor 540 can be adjusted to change the source-degeneration resistance, and thus to alter the extent to which the gain of equalizer stage 500 increases with frequency.


In an alternative embodiment, source degeneration is provided by one or more floating metal-insulator-metal (MIM) capacitors connected in parallel with resistor 535. One such embodiment is detailed in the above-referenced paper to Farjad-Rad et al. The MIM capacitors can be used instead of or in addition to capacitors 545 and 550.


A DAC 555 converts the digital equalization setting Eq from, in this embodiment, adaptive control logic 145 to a gate voltage for transistor 540. The value of the equalization setting thus determines the resistance between the drains of transistors 515 and 520, and consequently the shape of the gain curve of equalizer stage 500. In general, the higher the resistance between the sources of transistors 515 and 520, the more extreme the gain curve of stage 500 over the frequency range of interest. In one embodiment, the output voltage from DAC 555 decreases as setting Eq increases from 000000 to 100000, remaining constant for higher counts. These maximum counts represent highest resistance between the sources of transistors 515 and 520, and consequently maximum equalization for stage 500. The output voltage from a similar DAC (not shown) in stage 505 remains high for counts up to 100000, decreasing count-by-count for higher values. Thus, the lowest equalization setting (Eq=000000) represents the lowest source-degeneration resistance for both stages 500 and 505, while the highest equalization setting (Eq=111111) represents the highest resistance.



FIG. 6 schematically depicts a bias-voltage generator 600 for use with equalizer 125 of FIG. 5. A resistor 605 and transistors 610 and 615 form a half-circuit replica of equalizer stage 500, with the input common-mode voltage Vin_com applied to the gate of transistor 610. A feedback loop including an amplifier 620 and a pair of transistors 625 and 630 sets the voltage on the inverting (−) terminal of amplifier 620 equal to the voltage applied to the non-inverting (+) terminal. In an embodiment in which supply voltage Vdd is 1.2 volts, a resistor divider provides one-volt to the non-inverting terminal of amplifier 620. The resulting bias voltage Vbias to stages 500 and 505 establishes a one-volt common-mode voltage for those stages. In some embodiments, lower common-mode voltages are avoided to ensure that transistors 515 and 520 of FIG. 5 are always in saturation. The half circuit of FIG. 6 can be scaled down, by a factor of eight in one example, to save power.



FIG. 7 schematically depicts DAC 220 and sampler 215 of FIG. 2 in accordance with one embodiment. DAC 220 includes a sixteen-input multiplexer (MUX) 700 with four select terminals that receive a digital representation of the voltage threshold Vth from adaptive control logic 145. The input terminals of MUX 700 connect to nodes of a voltage divider network. A capacitor at each of the reference voltage steps reduces the AC impedance of each node without using low resistances in the ladder, which would result in high DC current consumption. A low AC impedance causes the selected reference voltage to appear quickly on node Vth for the next sampling period. The effective AC impedances of the input and reference lines are similar, as mismatches may affect the comparison decision. In one embodiment, threshold voltage Vth can be adjusted over a range of from 0.8 volts to 1.2 volts. Threshold voltage Vth is single ended in the embodiment of FIG. 7 to reduce the amount of reference circuitry, though threshold voltage Vth may be differential in other embodiments.


In one embodiment, sampler 215 includes a pair of samplers 705 and 710, the outputs of which are combined by an OR gate 715 to produce output signal Veq>Vth. Both samplers 705 and 710 compare equalized signal Veq from equalizer 125 with the voltage difference between supply voltage Vdd and threshold voltage Vth from DAC 220. These two reference terminals are reversed between samplers 705 and 710 so that signal Veq>Vth is a logic one if the absolute value of Veq is greater than the difference between voltages Vdd and Vth. Both samplers 705 and 710 are timed to clock signal Sclk, which is in turn timed to the incoming data, so the comparison between the amplitude of voltage Veq and the difference between voltages Vdd and Vth provides a measure of the eye opening of the received data. Equalization settings are thus based upon measurements of the desired signal characteristic, in contrast to analog methods that fail to distinguish noise from the valid signal.



FIG. 8 details an embodiment of clock reduction circuitry 200 of FIG. 2, which reduces the frequency of data clock Dclk by a factor of e.g. four and creates sample clock Sclk edge aligned with data clock Dclk. Reducing the clock frequency simplifies the design of the amplitude detector 140 and adaptive control logic 145, in some cases allowing them to be synthesized using a standard cell library. Edge aligner 210 aligns edges of sample clock Sclk with data clock Dclk so that amplitude measurements made by amplitude detector 140 are indicative of the amplitude detected by sampler 130 (FIG. 1).


An edge detector 800 compares the rising edges of data clock Dclk and sample clock Sclk, asserting a late signal Late if an edge of signal Sclk occurs after a corresponding edge of signal Dclk and de-asserting late signal Late if an edge of signal Sclk occurs before an edge of signal Dclk. A four-bit Up/Down counter 805 and a pair of AND gates 810 and 815 collectively act as a digital low-pass filter. This filter generates a down signal DN to a second Up/Down counter 820 when the late signal Late is asserted for eight more clock cycles than de-asserted, and generates an up signal UP when signal Late is de-asserted eight more clock cycles than asserted. Counter 805 resets to a b=1000 state once it overflows (b=1111) or underflows (b=0000).


The content of counter 820 controls the delay imposed by a phase picker 825 to control the timing of sample clock Sclk relative to data clock Dclk. Phase picker 825 includes a delay line 830 (e.g., a series of buffers) providing eight phases of clock signal Pclk to respective input terminals of a multiplexer 835. Counter 820 is a saturating counter, so when reaching 111 (or 000) does not roll over to 000 (or 111), when getting another up (or down) pulse. A multiplexer 835 selects one of the eight phases from tapped delay line 830, whose range spans at least half a bit time (0.5 times one unit interval, or 0.5 UI, of data clock Dclk) across all corners of operation. In one embodiment, the granularity of delay line 830 does not increase more than 0.2 UI, leading to a quantization error of less than 0.1 UI. Trim bits to delay line 830 can be included to cover a large range of the operating speeds. In one embodiment, for example, the trim bits allow edge aligner 210 to cover three regions of operation speeds: 4.25-6.25 Gbps, 2.125-3.125 Gbps, and 1.062-1.56 Gbps.



FIG. 9 depicts data filter 150 of FIG. 1 in accordance with one embodiment. Signal Veq is measured around signal transitions to best measure the effects of equalization on signal-eye amplitude. Data filter 150 enables amplitude detector 140 around transitions so that the output of amplitude detector 140 accurately represents eye amplitude in the presence of transitions. This configuration allows for optimization of eye openings, or equalized-symbol amplitude, for minimum post-cursor (or post-symbol) and pre-cursor inter-symbol interference (ISI).


Data filter 150 includes a pair of flip-flops 900 and 905 timed to data clock Dclk to retain prior samples of a pair of incoming data bits d0 and d1. Pattern detection circuitry 910 monitors the two prior data samples from flip-flops 900 and 905 and the two most recent data samples d0 and d1, producing a logic-one output signal in response to signal transitions. A pair of flip-flops 915 and 920 provides a two-cycle pipeline delay to account for two previous bits and one bit after the monitored bit. A final flip-flop 925 captures the output of flip-flop 920 on falling edges of sample clock Sclk and passes the resulting enable signal En to ratio circuit 225 (FIG. 2). Data filter 150 can be adapted to detect different patterns, and may be programmable in other embodiments.


In the foregoing description and in the accompanying drawings, specific terminology and drawing symbols are set forth to provide a thorough understanding of the present invention. In some instances, the terminology and symbols may imply specific details that are not required to practice the invention. For example, the interconnection between circuit elements or circuit blocks may be shown or described as multi-conductor or single conductor signal lines. Each of the multi-conductor signal lines may alternatively be single-conductor signal lines, and each of the single-conductor signal lines may alternatively be multi-conductor signal lines. Signals and signaling paths shown or described as being single-ended may also be differential, and vice-versa. Similarly, signals described or depicted as having active-high or active-low logic levels may have opposite logic levels in alternative embodiments. As another example, circuits described or depicted as including metal oxide semiconductor (MOS) transistors may alternatively be implemented using bipolar technology or any other technology in which a signal-controlled current flow may be achieved. With respect to terminology, a signal is said to be “asserted” when the signal is driven to a low or high logic state (or charged to a high logic state or discharged to a low logic state) to indicate a particular condition. Conversely, a signal is said to be “de-asserted” to indicate that the signal is driven (or charged or discharged) to a state other than the asserted state (including a high or low logic state, or the floating state that may occur when the signal driving circuit is transitioned to a high impedance condition, such as an open drain or open collector condition). A signal driving circuit is said to “output” a signal to a signal receiving circuit when the signal driving circuit asserts (or de-asserts, if explicitly stated or indicated by context) the signal on a signal line coupled between the signal driving and signal receiving circuits. A signal line is said to be “activated” when a signal is asserted on the signal line, and “deactivated” when the signal is de-asserted. Whether a given signal is an active low or an active high will be evident to those of skill in the art.


The output of the design process for an integrated circuit may include a computer-readable medium, such as, for example, a magnetic tape, encoded with data structures defining the circuitry can be physically instantiated as in integrated circuit. These data structures are commonly written in Caltech Intermediate Format (CIF) or GDSII, a proprietary binary format. Those of skill in the art of mask preparation can develop such data structures from schematic diagrams of the type detailed above.


While the present invention has been described in connection with specific embodiments, variations of these embodiments will be obvious to those of ordinary skill in the art. For example,

    • 1. the amplitude of equalized signal Veq can be measured indirectly by monitoring the output of a second equalizer with input terminals coupled to terminals Vin_p and Vin_n and sharing selected equalizer settings;
    • 2. a single sampler could be used to recover data and measure the amplitude of the equalized symbols (e.g., in a system that supported operational and calibration modes);
    • 3. embodiments of the invention may be adapted for use with multi-pulse-amplitude-modulated (multi-PAM) signals; and
    • 4. signals can be equalized to compensate for distortion other than that caused by the low-pass nature of some channels (e.g., signals can be equalized to compensate for high-pass effect, band-pass effects, or other types of distortion).
    • 5. embodiments of the invention may measure the magnitude of data symbols by detecting a current amplitude, voltage amplitude, or both.


      Moreover, some components are shown directly connected to one another while others are shown connected via intermediate components. In each instance the method of interconnection, or “coupling,” establishes some desired electrical communication between two or more circuit nodes, or terminals. Such coupling may often be accomplished using a number of circuit configurations, as will be understood by those of skill in the art. Therefore, the spirit and scope of the appended claims should not be limited to the foregoing description. Only those claims specifically reciting “means for” or “step for” should be construed in the manner required under the sixth paragraph of 35 U.S.C. § 112.

Claims
  • 1. A receiver that receives an input signal having a higher-frequency component and a lower-frequency component, the receiver comprising: an equalizer that amplifies the higher-frequency component by a higher-frequency amplification factor and the lower-frequency component by a lower-frequency amplification factor to produce an equalized symbol pattern;an amplitude detector that detects an amplitude of the equalized symbol pattern;a data filter to detect a first specified pattern in the equalized symbol pattern; andcontrol logic coupled to the amplitude detector and the data filter, the control logic to update at least one of the higher-frequency amplification factor and the lower-frequency amplification factor in response to the amplitude of the equalized symbol pattern and the first specified pattern detected by the data filter.
  • 2. The receiver of claim 1, the control logic to update the higher-frequency amplification factor responsive to the specified pattern and to update the lower-frequency amplification factor responsive to a second specified pattern.
  • 3. The receiver of claim 1, where the data filter is programmable to select first the specified pattern.
  • 4. The receiver of claim 1, further comprising a clock-recovery circuit that generates a clock signal from the input signal, where the amplitude detector includes a sampler that samples the equalized symbol pattern based on the clock signal to produce samples.
  • 5. The receiver of claim 4, further comprising a threshold generator to generate thresholds and the samples collectively represent multiple ones of the thresholds.
  • 6. The receiver of claim 1, wherein the equalized symbol pattern is expressed as a differential signal.
  • 7. A receiver that receives an input signal having a higher-frequency component and a lower-frequency component, the receiver comprising: an equalizer that amplifies the higher-frequency component by a higher-frequency amplification factor and the lower-frequency component by a lower-frequency amplification factor to produce an equalized symbol pattern;an amplitude detector that detects an amplitude of the equalized symbol pattern;a data filter to detect a first specified pattern in the equalized symbol pattern; andmeans for controlling the higher-frequency amplification factor relative to the lower-frequency amplification factor in response to the amplitude of the equalized symbol pattern and the first specified pattern detected by the data filter.
  • 8. The receiver of claim 7, wherein the means for controlling the higher-frequency amplification factor relative to the lower-frequency amplification factor adjusts the higher-frequency amplification factor.
  • 9. The receiver of claim 8, wherein the means for controlling the higher-frequency amplification factor relative to the lower-frequency amplification factor adjusts the lower-frequency amplification factor responsive to a second specified pattern detected by the data filter.
  • 10. The receiver of claim 7, wherein the means for controlling to update the higher-frequency amplification factor responsive to the specified pattern and to update the lower-frequency amplification factor responsive to a second specified pattern.
  • 11. The receiver of claim 7, where the data filter is programmable select the first specified pattern.
  • 12. The receiver of claim 7, further comprising a clock-recovery circuit that generates a clock signal from the input signal, where the amplitude detector includes a sampler that samples the equalized symbol pattern based on the clock signal to produce samples.
  • 13. The receiver of claim 12, further comprising a threshold generator to generate thresholds and the samples collectively represent multiple ones of the thresholds.
  • 14. The receiver of claim 7, wherein the equalized symbol pattern is expressed as a differential signal.
  • 15. A method for sampling an input signal having a higher-frequency component and a lower-frequency component, the method comprising: amplifying the higher-frequency component by a higher-frequency amplification factor and the lower-frequency component by a lower-frequency amplification factor to produce an equalized symbol pattern;detecting an amplitude of the equalized symbol pattern;detecting a first specified pattern in the equalized symbol pattern; andcontrolling the higher-frequency amplification factor relative to the lower-frequency amplification factor in response to the amplitude of the equalized symbol pattern and the first specified pattern.
  • 16. The method of claim 15, wherein controlling the higher-frequency amplification factor relative to the lower-frequency amplification factor comprising adjusting the higher-frequency amplification factor.
  • 17. The method of claim 16, wherein controlling the higher-frequency amplification factor relative to the lower-frequency amplification factor adjusts the lower-frequency amplification factor response to a second specified pattern.
  • 18. The method of claim 17, further comprising changing the second specified pattern to a third specified pattern.
  • 19. The method of claim 18, wherein controlling the higher-frequency amplification factor relative to the lower-frequency amplification factor adjusts the lower-frequency amplification factor response to the third specified pattern.
  • 20. The method of claim 15, further comprising generating a clock signal from the input signal and sampling the equalized symbol pattern based on the clock signal.
US Referenced Citations (113)
Number Name Date Kind
4187479 Ishizuka et al. Feb 1980 A
4459698 Yumoto et al. Jul 1984 A
4639681 Hasegawa Jan 1987 A
4750155 Hsieh Jun 1988 A
4985900 Rhind et al. Jan 1991 A
5293405 Gersbach et al. Mar 1994 A
5384551 Kennedy et al. Jan 1995 A
5682112 Fukushima Oct 1997 A
5703853 Horigome et al. Dec 1997 A
5764695 Nagaraj et al. Jun 1998 A
5771127 Reed Jun 1998 A
5838740 Kallman et al. Nov 1998 A
5844431 Chen Dec 1998 A
5850422 Chen Dec 1998 A
5991339 Bazes et al. Nov 1999 A
5999056 Fong Dec 1999 A
6038266 Lee et al. Mar 2000 A
6192071 Hirth et al. Feb 2001 B1
6225795 Stratakos et al. May 2001 B1
6265911 Nairn Jul 2001 B1
6266379 Dally Jul 2001 B1
6282690 McClellan et al. Aug 2001 B1
6329874 Ye et al. Dec 2001 B1
6429692 Chan et al. Aug 2002 B1
6438187 Abbey Aug 2002 B1
6496911 Dixon et al. Dec 2002 B1
6570916 Feldbaumer et al. May 2003 B1
6624688 Jaussi et al. Sep 2003 B2
6658054 Kuribayashi et al. Dec 2003 B1
6717995 Zvonar Apr 2004 B2
6731683 Fiedler et al. May 2004 B1
6757327 Fiedler Jun 2004 B1
6812872 Lu Nov 2004 B1
6975678 Le et al. Dec 2005 B1
6992855 Ehrlich Jan 2006 B2
7030657 Stojanovic et al. Apr 2006 B2
7035330 Shanbhag et al. Apr 2006 B2
7092472 Stojanovic Aug 2006 B2
7126378 Stojanovic et al. Oct 2006 B2
7173993 Engl et al. Feb 2007 B2
7176721 Ho et al. Feb 2007 B2
7194025 Wood et al. Mar 2007 B2
7233164 Stojanovic et al. Jun 2007 B2
7286597 Buchwald et al. Oct 2007 B2
7310397 Smith et al. Dec 2007 B2
7315591 Daishin et al. Jan 2008 B2
7315594 Schmatz et al. Jan 2008 B2
7315596 Payne et al. Jan 2008 B2
7325175 Momtaz Jan 2008 B2
7397848 Stojanovic et al. Jul 2008 B2
7397876 Cranford, Jr. et al. Jul 2008 B2
7400675 Moughabghab et al. Jul 2008 B2
7406135 Cranford, Jr. et al. Jul 2008 B2
7418069 Schmatz et al. Aug 2008 B2
7496161 Chou et al. Feb 2009 B2
7555091 Lewicki et al. Jun 2009 B1
7639736 Farjad-rad Dec 2009 B2
7664170 Tonietto et al. Feb 2010 B2
7715471 Werner et al. May 2010 B2
7742520 Simpson et al. Jun 2010 B2
7974337 Momtaz et al. Jul 2011 B2
8396109 Farjad-Rad Mar 2013 B2
8446940 Farjad-Rad May 2013 B2
8705606 Farjad-Rad Apr 2014 B2
8817860 Yu Aug 2014 B2
8917803 Asuncion et al. Dec 2014 B1
9112739 Farjad-Rad Aug 2015 B2
9755864 Ali Shah et al. Sep 2017 B1
20020009167 Farjad-Rad Jan 2002 A1
20020044618 Buchwald et al. Apr 2002 A1
20030026334 Chang et al. Feb 2003 A1
20040005001 Jones et al. Jan 2004 A1
20040008059 Chen et al. Jan 2004 A1
20040022303 Tonietto et al. Feb 2004 A1
20040032813 Lee et al. Feb 2004 A1
20040052309 Li Mar 2004 A1
20040091028 Aronson et al. May 2004 A1
20040109092 Markman et al. Jun 2004 A1
20040190661 Vrazel Sep 2004 A1
20040208266 Lenosky Oct 2004 A1
20050008070 Wang Jan 2005 A1
20050047500 Gupta et al. Mar 2005 A1
20050078780 Chou Apr 2005 A1
20050108600 Arguelles May 2005 A1
20050180536 Payne et al. Aug 2005 A1
20050226355 Kibune et al. Oct 2005 A1
20050271137 Kolze et al. Dec 2005 A1
20050271169 Momtaz et al. Dec 2005 A1
20060002497 Zhang Jan 2006 A1
20060188043 Zerbe et al. Aug 2006 A1
20060251195 Chen et al. Nov 2006 A1
20060256892 Momtaz Nov 2006 A1
20060280240 Kikugawa et al. Dec 2006 A1
20070002942 Simpson et al. Jan 2007 A1
20070064848 Desai Mar 2007 A1
20070110199 Momtaz et al. May 2007 A1
20070195874 Aziz et al. Aug 2007 A1
20070253475 Palmer Nov 2007 A1
20080037693 Andrus et al. Feb 2008 A1
20080107165 Nicolescu et al. May 2008 A1
20080112521 Schmatz et al. May 2008 A1
20080247452 Lee Oct 2008 A1
20080285695 Cranford, Jr. et al. Nov 2008 A1
20090076939 Berg et al. Mar 2009 A1
20090237138 Shanbhag et al. Sep 2009 A1
20100008414 Lee et al. Jan 2010 A1
20100027606 Dai et al. Feb 2010 A1
20120170638 Chen Jul 2012 A1
20120224621 Stojanovic et al. Sep 2012 A1
20130142238 Kuo Jun 2013 A1
20130148704 Shinmyo et al. Jun 2013 A1
20140161207 Teterwak Jun 2014 A1
20170170992 Hidaka Jun 2017 A1
Foreign Referenced Citations (1)
Number Date Country
WO-2005-022750 Mar 2005 WO
Non-Patent Literature Citations (43)
Entry
U.S. Appl. No. 60/572,951, filed May 21, 2004, Farjad-rad, Ramin.
Baker, Alan J., “An Adaptive Cable Equalizer for Serial Digital Video Rates to 400Mb/s,” 1996 IEEE International Solid-State Circuits Conference, Session 10, Low-Power & Communication Signal Processing, Paper FA 10.7. 3 pages.
Chen et al., “A 1.25Gb/s, 460mW CMOS Transceiver for Serial Data Communication,” ISSCC97, Session 15, Serial Data Communications, Paper FP 15.3, pp. 242-243, 465, Feb. 7, 1997. 3 pages.
Choi et al., “A CMOS 3.5Gbps Continuous-Time Adaptive Cable Equalizer with Joint Adaptation Method of Low-Frequency Gain and High-Frequency Boosting,” 2003 Symposium on VLSI Circuits Digest of Technical Paper. 4 pages.
Dally et al., “Transmitter Equalization for 4-Gbps Signaling,” IEEE Micro, vol. 17, No. 1, Jan./Feb. 1997, pp. 48-56. 9 pages.
Farjad-Rad et al., “0.622-8 Gbps 150mW Serial IO Macrocell with Fully Flexible Preemphasis and Equalization,” Symposium on VLSI Circuits Digest of Technical Papers, Jun. 2003. 4 pages.
Farjad-Rad, Ramin re U.S. Appl. No. 12/615,824, filed Nov. 10, 2009, Office Action dated Aug. 25, 2010. 13 pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009, Office Action dated Mar. 11, 2011 re Advisory Action Before the Filing of an Appeal Brief. 2 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009, Response mailed Mar. 8, 2011. 13 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009, re Response mailed Sep. 7, 2010 to the Office Action dated May 5, 2010. 14 pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009 re Final Office Action dated Jan. 12, 2011. 7 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009 re Information Disclosure Statement mailed May 24, 2011. 4 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009 re Information Disclosure Statement submitted Jan. 6, 2012. 3 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009 re Office Action dated May 5, 2010, includes Notice of References Cited and Information Disclosure Statement. 18 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/615,824, filed Nov. 20, 2009, re Response submitted Jul. 19, 2011 to the Office Action dated May 4, 2011. 9 pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/543,983, filed Aug. 19, 2009, Office Action dated Feb. 6, 2012. 11 pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/615,824, filed Nov. 10, 2009, Office Action dated Feb. 23, 2012 re Advisory Action Before the Filing of an Appeal Brief. 3 pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/615,824, filed Nov. 20, 2009, Office Action dated Feb. 15, 2011. 5 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/615,824, filed Nov. 20, 2009, Office Action dated May 4, 2011. 4 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/615,824, filed Nov. 20, 2009, Response submitted Feb. 22, 2011 to the Office Action dated Feb. 15, 2011. 8 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/615,824, filed Nov. 20, 2009, Response with mail date of Nov. 26, 10 to the Office Action dated Aug. 25, 2010. 12 Pages.
Farjad-Rad, Ramin, U.S. Appl. No. 12/615,824 filed Nov. 10, 2009, Final Office Action dated Oct. 12, 2011. 8 Pages.
Granberg, Tom, “Handbook of Digital Techniques for High-Speed Design,” Prentice Hall Modern Semiconductor Design Series, Copyright 2004 by Pearson Education, Inc. 12 pages.
Harwood et al., “24.1: A 12.5Gb/s SerDes in 65nm CMOS Using a Baud-Rate ADC with Digital Receiver Equalization and Clock Recovery,” 2007 IEEE International Solid-State Circuits Conference, Feb. 14, 2007, pp. 436-437, 613, 24.1.1-24.1.7. 10 pages.
Harwood et al., “A 12.5Gb/s SerDes in 65nm CMOS Using a Baud Rate ADC with Digital RX Equalization and Clock Recovery,” Slideshow Presentation, 2007 IEE International Solid-State Circuits Conference. 18 pages.
Information Disclosure Statement dated Jun. 10, 2011 re U.S. Appl. No. 12/615,824. 4 Pages.
Information Disclosure Statement submitted May 10, 2010 re U.S. Appl. No. 12/615,824. 2 Pages.
Inukai et al., “Boosted Gate MOS (BGMOS): Device/Circuit Cooperation Scheme to Achieve Leakage-Free Giga-Scale Integration,” CICC 05/04 Technical Program. 4 pages.
Kudoh, Yoshiharu, “A 0.13—um CMOS 5-GB/s 10-m 28 AWG Cable Transceiver with No. Feedback-Loop Continuous-Time Post-Equalizer,” IEEE Journal of Solid-State Circuits, vol. 38, No. 5, May 2003. 6 pages.
Madduri, Vansanta, “High Speed Backplanes in Communications Systems,” Mar. 2004. 7 pages.
Madduri, Vasanta, “High Speed Backplanes in Communications Systems,” Slide Presented at the Communications Design Conference, Mar. 2004. 25 pages.
Meghelli et al., “4.1: A 10Gb/s 5-Tap-DFE/4-Tap-FFE Transceiver in 90nm CMOS,” 2006 IEEE International Solid-State Circuits Conference, Feb. 6, 2006. 10 pages.
Napier, Tom, “Flash ADC Takes the Uncertainty Out of High-Speed Data Recovery,” EDN Sep. 1, 1998, pp. 111-118. 5 pages.
Ramin et al., “Interconnects: Performance Bottleneck for Next Generation Systems,” Slide Show Presentation, Presented at the VLSI Symposium in Japan, Jul. 2003. 21 pages.
Rao et al., “Circuit Techniques for Gate and Sub-Threshold Leakage Minimization in Future CMOS Technologies,” European Solid-State Circuits Conference, Sep. 2003. 4 pages.
Shakiba, Mohammad Hossein, “A 2.5Gb/s Adaptive Cable Equalizer,” 1999 IEEE International Solid-State Circuits Conference, Session 23, Paper WP 23.3. 2 pages.
Sidiropoulos et al., “A 700 Mb/s/pin CMOS Signaling Interface Using Current Integrating Receivers,” IEEE Journal of Solid-State Circuits, vol. 32, No. 5, pp. 681-690, May 1997. 10 pages.
Stojanovic et al., “Adaptive Equalization and Data Recovery in a Dual-Mode (PAM2/4) Serial Link Transceiver,” Rambus, Inc., Department of Electrical Engineering, Stanford University, Jan. 2004. 4 pages.
Stojanovic et al., “Transmit Pre-Emphasis for High-Speed Time-Division-Multiplexed Serial Link Transceiver,” Submitted to IEEE Symposium on VLSI Circuits, Jun. 2004. 17 pages.
Widmer et al., “Single-Chip 4 × 500-MBd CMOS Transceiver,” IEEE Journal of Solid-State Circuits, vol. 31, No. 12, Dec. 1996, pp. 2004-2014. 11 pages.
Zerbe et al., “Equalization and Clock Recovery for a 2.5—10 GB/s 2-PAM/4-PAM Backplane Transceiver Cell,” Presented at ISSCC 2003, Session 4, Clock Recovery and Backplane Transceivers, Paper 4.6. 10 pages.
Zerbe, Jared et al., “Equalization and Clock Recovery fora 2.5-10-GB/s 2-PAM/4-PAM Backplane Transceiver Cell.” IEEE Journal of Solid-State Circuits, vol. 38, No. 12, Dec. 2003. 10 Pages.
Zhang et al., “White Paper on Transmit Pre-Emphasis and Receive Equalization,” Oct. 31, 2002. 8 pages.
Related Publications (1)
Number Date Country
20220078052 A1 Mar 2022 US
Provisional Applications (1)
Number Date Country
60572951 May 2004 US
Continuations (11)
Number Date Country
Parent 17101657 Nov 2020 US
Child 17482659 US
Parent 16791070 Feb 2020 US
Child 17101657 US
Parent 16394752 Apr 2019 US
Child 16791070 US
Parent 15978506 May 2018 US
Child 16394752 US
Parent 15402981 Jan 2017 US
Child 15978506 US
Parent 14818171 Aug 2015 US
Child 15402981 US
Parent 14225580 Mar 2014 US
Child 14818171 US
Parent 13797948 Mar 2013 US
Child 14225580 US
Parent 12615824 Nov 2009 US
Child 13797948 US
Parent 12543983 Aug 2009 US
Child 12615824 US
Parent 10938373 Sep 2004 US
Child 12543983 US