Claims
- 1. A method for protecting a circuit from excessive voltage across first and second terminals of said circuit, comprising the steps of:
(1) sensing first and second voltage amplitudes at said first and second terminals, respectively; (2) generating an interim voltage amplitude; (3) coupling said interim voltage amplitude to said second terminal when said first voltage amplitude exceeds a first threshold and said second voltage amplitude is below a second threshold, wherein said interim voltage amplitude is less than said second threshold; (4) de-coupling said interim voltage amplitude from said second terminal when said second voltage amplitude exceeds said second threshold; and (5) de-coupling said interim voltage amplitude from said second terminal when said first voltage amplitude is below said first threshold.
- 2. The method according to claim 1, wherein step (2) comprises generating said interim voltage amplitude from said first voltage amplitude.
- 3. The method according to claim 1, wherein step (2) comprises generating said interim voltage amplitude independent of said first voltage amplitude.
- 4. The method according to claim 1, wherein a difference between said first voltage amplitude and said interim voltage amplitude is less than a maximum allowable voltage difference across said first and second terminals of said circuit.
- 5. The method according to claim 1, wherein said circuit is a transistor, said first terminal is a source terminal of said transistor, and said second terminal is a gate terminal of said transistor.
- 6. The method according to claim 5, wherein said transistor is a PMOS transistor.
- 7. The method according to claim 5, wherein said transistor is an NMOS transistor.
- 8. The method according to claim 1, wherein said circuit is a voltage level shifting circuit on a circuit board, said circuit board further including first circuitry that operates at a first set of voltage amplitudes, second circuitry that operates at a second set of voltage amplitudes, and a plurality of power supplies that provide said first and second sets of voltage amplitudes, wherein said voltage level shifting circuit interfaces said first circuitry with said second circuitry and selectively operates at either of said first and second sets of voltage amplitudes, said voltage level shifting circuit including a transistor wherein said first terminal is a source terminal of said transistor and said second terminal is a gate terminal of said transistor, wherein said first and second terminals are selectively coupled one to said plurality of power supplies to receive either of said first and second sets of voltage amplitudes.
- 9. An interim voltage generator for protecting a circuit from excessive voltage differences across first and second terminals of said circuit when a first voltage amplitude is applied to said first terminal before a second voltage amplitude is applied to said second terminal, comprising:
first and second terminal pads; a voltage sensor coupled between said first and second terminal pads, said voltage sensor including first and second thresholds; a switch having a first contact coupled to said second terminal pad and a control input coupled to an output of said voltage sensor; an interim voltage supply coupled to a second contact of said switch, said interim voltage supply providing an interim voltage amplitude that is below said second threshold; whereby said voltage sensor senses voltage amplitudes at said first and second terminal pads and controls said switch to couple said interim voltage supply to said second terminal pad when said voltage amplitude at said first terminal pad exceeds said first threshold and said voltage amplitude at said second terminal pad is below said second threshold.
- 10. The apparatus according to claim 9, wherein said interim voltage supply comprises a voltage source coupled between said first terminal pad and said second contact of said switch.
- 11. The apparatus according to claim 10, wherein said interim voltage supply comprises a series of diode-connected transistors coupled between said first terminal pad and said second contact of said switch.
- 12. The apparatus according to claim 9, wherein said interim voltage supply comprises a voltage source not coupled to said first terminal pad.
- 13. The apparatus according to claim 9, wherein said switch comprises a normally-open switch.
- 14. The apparatus according to claim 13, wherein said normally-open switch comprises a transistor, wherein said first terminal of said switch comprises a drain terminal of said transistor, said second terminal of said switch comprises a source terminal of said transistor, and said control input of said switch comprises a gate terminal of said transistor.
- 15. The apparatus according to claim 14, wherein said transistor comprises a PMOS transistor.
- 16. The apparatus according to claim 14, wherein said transistor comprises an NMOS transistor.
- 17. The apparatus according to claim 14, wherein said normally-open switch comprises a first PMOS transistor and said voltage sensor comprises:
a second PMOS transistor having a gate terminal coupled to said second terminal, a source terminal coupled to said first terminal, and a drain terminal coupled to a node; a first NMOS transistor having a gate terminal coupled to said second terminal, a drain terminal coupled to a relatively low voltage potential, and a source terminal coupled to said node; and a second NMOS transistor having a gate terminal coupled to said node, a drain terminal coupled to said relatively low potential, and a source terminal coupled to said gate terminal of said first PMOS transistor, wherein said second NMOS transistor selectively couples said second NMOS transistor source terminal to one of said relatively low potential and a relatively high potential, under control of said node.
- 18. The apparatus according to claim 17, wherein said voltage sensor further comprises a voltage reducer coupled between said first terminal and said second PMOS transistor source terminal.
- 19. The apparatus according to claim 18, wherein said voltage reducer comprises a series of diode-connected transistors.
- 20. The apparatus according to claim 17, wherein said voltage sensor further comprises:
a third PMOS transistor having a source terminal coupled to said first terminal, a drain terminal coupled to said node, and a gate terminal coupled to said second NMOS transistor source terminal; and a fourth PMOS transistor having a source terminal coupled to said first terminal, a drain terminal coupled to said second NMOS transistor source terminal, and a gate terminal coupled to said node.
- 21. The apparatus according to claim 20, wherein said interim voltage supply comprises a second series of diode-connected transistors coupled between said first terminal and said first PMOS transistor source terminal.
- 22. The apparatus according to claim 9, further comprising means for limiting DC leakage current between said first and second terminal pads.
- 23. The apparatus according to claim 6, wherein said circuit is a voltage level shifting circuit on a circuit board, said circuit board further including first circuitry that operates at a first set of voltage amplitudes, second circuitry that operates at a second set of voltage amplitudes, and a plurality of power supplies that provide said first and second sets of voltage amplitudes, wherein said voltage level shifting circuit interfaces said first circuitry with said second circuitry and selectively operates at either of said first and second sets of voltage levels, said voltage level shifting circuit including a transistor wherein said first terminal is a source terminal of said transistor and said second terminal is a gate terminal of said transistor, wherein said first and second terminals are selectively coupled one to said plurality of power supplies to receive either of said first and second sets of voltage amplitudes.
- 24. A system for protecting a circuit from excessive voltage across first and second terminals of said circuit, comprising:
means for sensing first and second voltage amplitudes at said first and second terminals, respectively; means for generating an interim voltage amplitude; means for coupling said interim voltage amplitude to said second terminal when said first voltage amplitude exceeds a first threshold and said second voltage amplitude is below a second threshold, wherein said interim voltage amplitude is less than said second threshold; means for de-coupling said interim voltage amplitude from said second terminal when said second voltage amplitude exceeds said second threshold; and means for de-coupling said interim voltage amplitude from said second terminal when said first voltage amplitude is below said first threshold.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority to U.S. Provisional Application No. 60/357,877, filed Feb. 21, 2002, titled, “Methods and Systems for Generating Interim Voltage Supplies,” incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60357877 |
Feb 2002 |
US |