Bell Technical Staff, “A History of Engineering and Science in the Bell System,” Bell Telephone Laboratories, p. 236-240, (1975). |
Marbot et. al., “Integration of Multiple Bidirectional Point-to-Point Serial Links in the Gigabits per Second Range,” IEEE Hot Interconnects Symposium (Stanford University), (Aug., 1993), p. 1-9. |
Sidiropoulos et al., “A CMOS 500 Mbps/pin Synchronous Point to Point Link Interface,” IEEE Symposium on VLSI Circuits Digest of Technical Papers (Stanford, California), p. 43-44, (1994). |
Lee et al., “A CMOS Serial Link for Fully Duplexed Data Communication,” IEEE Journal of Solid-State Circuits, vol. 30 (No. 4), p. 353-364, (Apr. 1995). |
Yang et al., “A 0.8um CMOS 2.5Gb/s Oversampled Receiver for Serial Links,” Proc. of 1996 International Solid State Circuits Conference, p. 200-201, (Dec. 1996). |
Yang et. al., “A 0.8um CMOS 2.5Gb/s Oversampling Receiver and Transmitter for Serial Links,” IEEE Journal of Solid-State Circuits, vol. 31 (No. 12), p. 2015-2023, (Dec., 1996). |
Johns et al., “Integrated Circuits for Data Transmission Over Twisted-Pair Channels,” IEEE Journal of Solid-State Circuits, vol. 32 (No. 3), p. 398-406, (Mar. 1997). |
ANSI/TIA/EIA, “Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits,” Standard ANSI/TIA/EIA-644-1995, p. i-30, (Mar., 1996). |
Fiedler et al., “A 1.0625Gbps Transceiver with 2X-Oversampling and Transmit Signal Pre-Emphasis,” Proc. of 1997 IEEE International Solid State-State Circuits Conference, p. 238-239, (Feb. 1997). |
Lee et al., “A Jitter-Tolerant 4.5Gb/s CMOS Interconnect for Digital Display,” Proc. of 1998 IEEE International Solid-State Circuits Conference, p. 310-311, (Feb. 1998). |
Gu et al., “A 0.5-3.5Gb/s Low-Power Low-Jitter Serial Data CMOS Transceiver,” Proc. of 1999 IEEE International Solid-State Circuits Conference, p. 352-353, (Feb. 1999). |
Dally et al., “Transmitter Equalization for 4-GBPS Signaling,” IEEE Micro, p. 48-56, (Jan./Feb., 1997). |
Poulton et al., “A Tracking Clock Recovery Receiver for 4-GBPS Signaling,” IEEE Micro, p. 25-37, (Jan./Feb., 1998). |
H. Bakoglu, “Circuits, Interconnections and Packaging for VLSI,” Addison-Wesley Publishing Company, Chapter 4, p. 134-193, (Jan. 1990). |
Dally et al., “Digital Systems Engineering,” Cambridge University Press, p. 304-355 (Sep. 10, 1998). |