Number | Name | Date | Kind |
---|---|---|---|
5095454 | Huang | Mar 1992 | |
5281558 | Bamji et al. | Jan 1994 | |
5349659 | Do et al. | Sep 1994 | |
5455928 | Herlitz | Oct 1995 | |
5461576 | Tsay et al. | Oct 1995 | |
5469366 | Yang et al. | Nov 1995 | |
5475605 | Lin | Dec 1995 | |
5490095 | Shimada et al. | Feb 1996 | |
5548524 | Hernandez et al. | Aug 1996 | |
5550750 | Wolff | Aug 1996 | |
5559718 | Baisuck et al. | Sep 1996 | |
5568396 | Bamji et al. | Oct 1996 | |
5574388 | Barbier et al. | Nov 1996 | |
5581474 | Bamji et al. | Dec 1996 | |
5590049 | Arora | Dec 1996 | |
5592392 | Matheson et al. | Jan 1997 | |
5604680 | Bamji et al. | Feb 1997 | |
5606698 | Powell | Feb 1997 | |
5610832 | Wikle et al. | Mar 1997 | |
5623419 | Kundert | Apr 1997 | |
5625564 | Rogoyski | Apr 1997 | |
5625565 | Van Dyke | Apr 1997 | |
5634115 | Fitzpatrick et al. | May 1997 | |
5636132 | Kamdar | Jun 1997 | |
5648910 | Ito | Jul 1997 | |
5649166 | Saldanha et al. | Jul 1997 | |
5689432 | Blaauw et al. | Nov 1997 | |
5691910 | Thodiyil | Nov 1997 |
Entry |
---|
Mark Basel, Ph. D. "Accurate and Efficient Extraction of Interconnect Circuits for Full-Chip Timing Analysis," IEEE, pp. 118-123, Nov. 1995. |
Onozawa et al "Post-Layout Optimization of Power and Timing for ECL LSIs," IEEE, pp. 167-172, Mar. 1995. |
Navabi et al "Modeling Strategy for Post Layout Verification," IEEE, pp. P5-7.1-P5-7.4, 1990. |
Deschacht et al "Post-Layout Timing Simulation of CMOS Circuits," IEEE, pp. 1170-1177, Aug. 1993. |
Ramachandran et at "Combined Topological and Functionality-Based Delay Estimation Using a Layout-Driven Approach for High-Level Applications," IEEE, pp. 1450-1460, Dec. 1994. |