Wolf, Stanley, Silicon Processing for the VLSI Era, vol. 2, Lattice Press, Sunset Beach, Calif. (1990), Chapters 3&4.* |
IEEE Trans. Electron Dev. vol. 32, No. 9, Sept. 1985, “Ion-Implanted Thin Polycrystalline High-Value Resistors for High-Density Poly-Load Static RAM Applications”, Ohzone et al. |
IEEE Trans Electron Dev., vol. 40. No. 2, Feb. 1993, “Experimental Characterization of the Diode-Type Polysilicon Loads for CMOS SRAM”, Kalnitsky et al., pp. 358-363. |
IEEE Trans. Electron Dev., vol. 30, No. 1, Jan. 1993, “Gigaohm-Range Polycrystalline Silicon Resistors for Microelectronic Appn”, Mohan et al., pp. 45-51. |
IEEE J of Solid State Cir., vol. 18. No. 5, Oct. 1983, “A 4.5 ns Access Time 1K×4 Bit ECL RAM”, Nakubo et al., pp. 515-520. |
IEEE J. of Solid State Cir, vol. 24, No. 2, Apr. 1989, “A Bipolar ECL Static RAM Using Polysilicon Diode Loaded Memory Cell”, Hwang et al., pp. 504-511. |
IEEE GaAs IC Symposium, 1984, Hayashi et al., “ECL-Compatible GaAs SRAM Circuit Technology for High Performance Computer Application”, pp. 111-114. |
IEEE J. of Solid State Cir, vol. 21, No. 5, Oct. 1986, “A 1.0-ns 5-Kbit ECL RAM”, Chuang et al., pp. 670-674. |
Physics of Semiconductors, S.M. Sze, 1981, pp. 304-305. |
Solid State Elect, vol. 30, No. 3, pp. 339-343, 1987, “Characterization of Aluminum/LPCVD Polysilicon Schottky Barrier Diodes”, Chen et al. |
Solid State Elect., vol. 28 No. 12, pgs. 1255-1261 1985 “Field Enhanged Emission and Capture in Polysilicon pn Junctions”, Greve et al. |
Solid State Electronics, vol. 15, pp. 1103-1106, 1972, “P-N junctions in Polycrystalline Silicon Films,” Manoliu et al. |
1989 Symposium on VLSI Technology, Digest of Technical Papers, pp. 61-62, May 22-25, “A New Process Technology for a 4Mbit SRAM with Polysilicon Load Resistor Cell”, Yuzuriha et al. |
Silicon Processing for the VLSI Era, vol. 2-Process Integration, pp. 84-85, 176-177, x-xv, 1986, Wolf. |