Claims
- 1. An interconnect matrix, comprising:
- a plurality n.sub.mux of multiplexors, each independently having (i) a number w.sub.mux of inputs for coupling to one or more of a plurality n.sub.in of input conductors, and (ii) an output for coupling to one or more of a plurality n.sub.out of output conductors,
- wherein n.sub.in is greater than n.sub.out, and each of at least a subset r equal to (n.sub.mux)(w.sub.mux)/(n.sub.in) of said plurality of multiplexors are, with at least one other multiplexor, commonly coupled to a subset q of said plurality of input conductors.
- 2. The interconnect matrix of claim 1, wherein each of at least said subset of said plurality of multiplexors are, with at least two other multiplexors, commonly coupled to said subset of said plurality of input conductors.
- 3. The interconnect matrix of claim 1, wherein w.sub.mux is less than or equal to n.sub.in -n.sub.out +1.
- 4. The interconnect matrix of claim 3, wherein w.sub.mux equals n.sub.in -n.sub.out +1.
- 5. The interconnect matrix of claim 1, wherein n.sub.mux is greater than or equal to n.sub.out.
- 6. The interconnect matrix of claim 5, wherein n.sub.mux equals n.sub.out.
- 7. The interconnect matrix of claim 1, wherein each of a subset s of the n.sub.mux multiplexors is coupled to each of a subset v of the n.sub.in input conductors, at least two of the remaining (n.sub.mux -s) multiplexors are each coupled to each of a subset u of the n.sub.in input conductors, and s equals (n.sub.in)(v)-(n.sub.in)(w.sub.mux)-(n.sub.in).
- 8. The interconnect matrix of claim 7, wherein each of the n.sub.mux multiplexors share at most v input conductors with any other multiplexor.
- 9. The interconnect matrix of claim 8, wherein q is not an integer, and v equals q rounded up to the nearest integer.
- 10. The interconnect matrix of claim 8, wherein u equals q or q rounded down to the nearest integer.
- 11. The interconnect of claim 1, wherein each of said n.sub.mux multiplexors shares at most q input signals.
- 12. An interconnect matrix, comprising:
- a plurality n.sub.mux of multiplexors, each independently having (i) a number w.sub.mux of inputs for coupling to one or more of a plurality n.sub.in of input conductors, and (ii) an output for coupling to one or more of a plurality of n.sub.out of output conductors,
- wherein n.sub.in is greater than n.sub.out, and each of at least a subset r of said plurality of multiplexors are, with at least one other multiplexor, commonly coupled to a subset q equal to (n.sub.mux)(w.sub.mux)-(n.sub.in)/(n.sub.mux) of said plurality of input conductors.
- 13. The interconnect matrix of claim 12, wherein r equals (n.sub.mux)(w.sub.mux)/(n.sub.in).
- 14. The interconnect matrix of claim 13, wherein each of said n.sub.mux multiplexors shares at most q input signals.
- 15. The interconnect of claim 12, wherein v equals q or q rounded up to the nearest integer, and r equals (n.sub.mux)(w.sub.mux)/(n.sub.in).
- 16. The interconnect matrix of claim 15, wherein q is not an integer, and u equals q rounded down to the nearest integer.
- 17. The interconnect matrix of claim 12, wherein each of at least said subset of said plurality of multiplexors are, with at least two other multiplexors, commonly coupled to said subset of said plurality of input conductors.
- 18. The interconnect matrix of claim 12, wherein w.sub.mux is less than or equal to n.sub.in -n.sub.out +1.
- 19. An interconnect matrix, comprising:
- a plurality n.sub.mux of multiplexors, each independently having (i) a number w.sub.mux of inputs for coupling to one or more of a plurality n.sub.in of input conductors, and (ii) an output for coupling to one or more of a plurality n.sub.out of output conductors, n.sub.mux being greater than or equal to n.sub.out,
- wherein n.sub.in is greater than n.sub.out, each of at least a subset of said plurality of multiplexors are, with at least one other multiplexor, commonly coupled to a subset q of said plurality of input conductors and at most n.sub.out of the n.sub.mux multiplexors couple input conductors to output conductors.
- 20. An interconnect matrix, comprising:
- a plurality n.sub.mux of multiplexors, each independently having (i) a number w.sub.mux of inputs for coupling to one or more of a plurality n.sub.in of input conductors, and (ii) an output for coupling to one or more of a plurality n.sub.out of output conductors,
- wherein n.sub.in is greater than n.sub.out, each of at least a subset of said plurality of multiplexors are, with at least one other multiplexor, commonly coupled to a subset q of said plurality of input conductors, and each of a subset x of the n.sub.mux multiplexors is coupled to each of a subset m of the n.sub.in input conductors, x equals r or r rounded up to the nearest integer, and m equals (n.sub.in)(x)-(n.sub.out)(w.sub.mux).
- 21. The interconnect matrix of claim 20, wherein r is not an integer, and x equals r rounded up to the nearest integer.
- 22. The interconnect matrix of claim 20, wherein each of a subset y of the n.sub.mux multiplexors is coupled to each of a remaining subset (n.sub.in -m) of the n.sub.in input conductors, y equals r or r rounded down to the nearest integer.
- 23. The interconnect matrix of claim 22, wherein r is not an integer, and y equals r rounded down to the nearest integer.
- 24. A computer-readable medium containing instructions which, when executed by a processor, provide routing information to an interconnect matrix, said instructions comprising:
- connecting each of a plurality n.sub.in of input conductors to a plurality n.sub.mux of multiplexors, each multiplexor independently having (i) a plurality w.sub.mux of inputs, each coupled to an input conductor, and (ii) an output coupled to at least one of said output conductors, such that the number of multiplexors that couple the input conductors to a plurality of output conductors is at most a number of multiplexors equal to the number of output conductors; and
- commonly coupling each of at least a subset r of said n.sub.mux multiplexors with at least one other multiplexor to a subset q of said n.sub.in input conductors such that r equals (n.sub.mux)(w.sub.mux)/(n.sub.in) and q equals (n.sub.mux)(w.sub.mux)-(n.sub.in)/(n.sub.mux),
- wherein said interconnect matrix comprises:
- said plurality of input conductors, said plurality of output conductors, wherein the number of input conductors is greater than the number of output conductors,
- wherein the number of inputs in each multiplexor is less than the number of input conductors and the number of multiplexors is greater than or equal to the number of output conductors.
- 25. The computer-readable medium of claim 24, wherein said instructions further comprise routing input signals such that each of said n.sub.mux multiplexors shares at most q input signals with any other multiplexor.
- 26. The computer-readable medium of claim 24, wherein each of said subset r of said n.sub.mux multiplexors are, with at least two other multiplexors, commonly coupled to said subset q of said n.sub.in input conductors.
- 27. The computer-readable medium of claim 24, wherein w.sub.mux is less than or equal to (n.sub.in -n.sub.out +1).
- 28. The computer-readable medium of claim 24, wherein said plurality of output conductors comprises at most n.sub.out output conductors and said instructions further comprise coupling at most n.sub.out of the n.sub.mux multiplexors to said n.sub.out output conductors.
- 29. The computer-readable medium of claim 28, wherein:
- said instructions further comprise coupling each of a subset x of the n.sub.mux multiplexors to each of a subset m of the n.sub.in input conductors, x equals r or r rounded up to the nearest integer, and m equals (n.sub.in)(x)-(n.sub.out)(w.sub.mux).
- 30. The computer-readable medium of claim 29, wherein said instructions further comprise coupling each of a subset y of the n.sub.mux multiplexors to each of a remaining subset (n.sub.in -m) of the n.sub.in input conductors, and y equals r or r rounded down to the nearest integer.
- 31. The computer-readable medium of claim 24, wherein said instructions further comprise:
- coupling each of a subset s of the n.sub.mux multiplexors to each of a subset v of the n.sub.in input conductors, and coupling each of at least two to the remaining (n.sub.mux -s) multiplexors to each of a subset u of th n.sub.in input conductors; and s equals (n.sub.in)(v)-(n.sub.in)(w.sub.mux)-(n.sub.in).
- 32. The computer-readable medium of claim 31, wherein said instructions further comprise coupling said input conductors to said n.sub.mux multiplexors such that each of the n.sub.mux multiplexors shares at most v input conductors with any other multiplexor.
- 33. The computer-readable medium of claim 31, wherein v equals q or q rounded up to the nearest integer, and r equals (n.sub.mux)(w.sub.mux)/(n.sub.in).
- 34. An interconnect matrix, comprising:
- a plurality n.sub.mux of multiplexors, each independently having (i) a number w.sub.mux of inputs for coupling to one or more of a plurality n.sub.in of input conductors, and (ii) an output for coupling to one or more of a plurality n.sub.out of output conductors, w.sub.mux being less than or equal to n.sub.in -n.sub.out +1,
- wherein n.sub.in is greater than n.sub.out, each of at least a subset of said plurality of multiplexors are, with at least one other multiplexor, commonly coupled to a subset q of said plurality of input conductors, and each of at least said subset of said plurality of multiplexors are, with at least two other multiplexors, commonly coupled to said subset of said plurality of input conductors.
- 35. The interconnect matrix of claim 34, wherein n.sub.mux is greater than or equal to n.sub.out.
- 36. The interconnect matrix of claim 35, wherein at most n.sub.out of the n.sub.mux multiplexors couple input conductors to output conductors.
Parent Case Info
This is a continuation of application Ser. No. 08/822,769, filed Mar. 21, 1997 now U.S. Pat. No. 5,689,686, which is a continuation of application Ser. No. 08/282,911, filed Jul. 29, 1994, now abandoned.
US Referenced Citations (44)
Non-Patent Literature Citations (2)
Entry |
United States Patent Application, Serial No. 08/282,911, filed Jul. 29, 1994, entitled "Methods for Maximizing Routability in a Programmable Interconnect Matrix Having Less Than Full Connectability". |
"United States Patent Application No. 08/705,990, filed Aug. 30, 1996, a continuation of Application No. 08/283,650, filed Aug. 1, 1997, entitled Methods for Maximizing Routability in a Programmable Interconnect Matrix Having Less Than Full Connectability." |
Continuations (2)
|
Number |
Date |
Country |
Parent |
822769 |
Mar 1997 |
|
Parent |
282911 |
Jul 1994 |
|