Claims
- 1. A method for designing a programmable interconnect matrix, comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each input conductor to r multiplexors such that each multiplexor shares q input conductors with at least two other multiplexors, wherein r is equal to ##EQU14## and q is equal to ##EQU15## and wherein each of the n.sub.mux multiplexors shares at most q input signals with every other multiplexor.
- 2. The method of claim 1, wherein w.sub.mux is equal to n.sub.in -N.sub.mux+ 1.
- 3. The method of claim 1, wherein n.sub.mux is equal to n.sub.out.
- 4. The method of claim 1, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 5. The method of claim 2, wherein n.sub.mux is equal to n.sub.out.
- 6. The method of claim 2, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 7. A method for designing a programmable interconnect matrix, comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each of a subset m of the n.sub.in input conductors to x of the n.sub.mux multiplexors, wherein x is equal to r rounded up to a nearest integer, r is not an integer and is equal ##EQU16## and m is equal to ((n.sub.in)(x)-(n.sub.out)(w.sub.mux)); connecting each of (n.sub.in -m) input conductors to y of the n.sub.mux multiplexors, wherein y is equal to r rounded down to a nearest integer, the n.sub.in input conductors being coupled to the n.sub.mux multiplexors such that each multiplexor shares q input conductors with at least two other multiplexors, wherein q is equal to ##EQU17## and wherein each of the n.sub.mux multiplexors shares at most q input signals with every other multiplexor.
- 8. The method of claim 7, wherein w.sub.mux is equal to n.sub.in -n.sub.mux+ 1.
- 9. The method of claim 7, wherein n.sub.mux is equal to n.sub.out.
- 10. The method of claim 7, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 11. The method of claim 8, wherein n.sub.mux is equal to n.sub.out.
- 12. The method of claim 8, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 13. A method for designing a programmable interconnect matrix, comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each input conductor to r multiplexors such that each multiplexor of a subset s of the n.sub.mux multiplexors shares v input conductors with at least one other multiplexor and each of (n.sub.mux -s) multiplexors share u input conductors with at least one other multiplexor, wherein r is equal to ##EQU18## u is equal to q rounded down to a nearest integer, v is equal to q rounded up to a nearest integer, q is not an integer and is equal to ##EQU19## and s is equal to ((n.sub.mux)(v)-((n.sub.mux)(w.sub.mux)-n.sub.in)), and wherein each of the n.sub.mux multiplexors shares at most v input signals with every other multiplexor.
- 14. The method of claim 13, wherein w.sub.mux is equal to N.sub.in -N.sub.mux+ 1.
- 15. The method of claim 13, wherein n.sub.mux is equal to n.sub.out.
- 16. The method of claim 13, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 17. The method of claim 14, wherein n.sub.mux is equal to n.sub.out.
- 18. The method of claim 14, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 19. A method for designing a programmable interconnect matrix, comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each of a subset m of the n.sub.in input conductors to x of the n.sub.mux multiplexors, wherein x is equal to r rounded up to a nearest integer, r is not an integer and is equal ##EQU20## and m is equal to ((n.sub.in)(x)-(n.sub.out)(w.sub.mux)); connecting each of (n.sub.in -m) input conductors to y of the n.sub.mux multiplexors, wherein y is equal to r rounded down to a nearest integer, the n.sub.in input conductors being coupled to the n.sub.mux multiplexors such that each multiplexor of a subset s of the n.sub.mux multiplexors shares v input conductors with at least one other multiplexor and each of (n.sub.mux -s) multiplexors share u input conductors with at least one other multiplexor, wherein u is equal to q rounded down to a nearest integer, v is equal to q rounded up to a nearest integer, q is not an integer and is equal to ##EQU21## and s is equal to ((n.sub.mux)(v)-(n.sub.mux)(w.sub.mux)-n.sub.in)), and wherein each of the n.sub.mux multiplexors shares at most v input signals with every other multiplexor.
- 20. The method of claim 19, wherein w.sub.mux is equal to n.sub.in -n.sub.mux +1.
- 21. The method of claim 19, wherein n.sub.mux is equal to n.sub.out.
- 22. The method of claim 19, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 23. The method of claim 20, wherein n.sub.mux is equal to n.sub.out.
- 24. The method of claim 20, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 25. A programmable interconnect matrix designed using a method comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each input conductor to r multiplexors such that each multiplexor shares q input conductors with at least two other multiplexors, wherein r is equal to ##EQU22## and q is equal to ##EQU23## and wherein each of the n.sub.mux multiplexors shares at most q input signals with every other multiplexor.
- 26. The programmable interconnect matrix of claim 25, wherein w.sub.mux is equal to n.sub.in -n.sub.mux +1.
- 27. The programmable interconnect matrix of claim 25, wherein n.sub.mux is equal to n.sub.out.
- 28. The programmable interconnect matrix of claim 25, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 29. The programmable interconnect matrix of claim 26, wherein n.sub.mux is equal to n.sub.out.
- 30. The programmable interconnect matrix of claim 26, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 31. A programmable interconnect matrix designed using a method comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each of a subset m of the n.sub.in input conductors to x of the n.sub.mux multiplexors, wherein x is equal to r rounded up to a nearest integer, r is not an integer and is equal ##EQU24## and m is equal to ((n.sub.in)(x)-(n.sub.out)(w.sub.mux)); connecting each of (n.sub.in -m) input conductors to y of the n.sub.mux multiplexors, wherein y is equal to r rounded down to a nearest integer, the n.sub.in input conductors being coupled to the n.sub.mux multiplexors such that each multiplexor shares q input conductors with at least two other multiplexors, wherein q is equal to ##EQU25## and wherein each of the n.sub.mux multiplexors shares at most q input signals with every other multiplexor.
- 32. The programmable interconnect matrix of claim 31, wherein w.sub.mux is equal to n.sub.in -n.sub.mux +1.
- 33. The programmable interconnect matrix of claim 31, wherein n.sub.mux is equal to n.sub.out.
- 34. The programmable interconnect matrix of claim 31, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 35. The programmable interconnect matrix of claim 32, wherein n.sub.mux is equal to n.sub.out.
- 36. The programmable interconnect matrix of claim 32, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 37. A programmable interconnect matrix designed using a method comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each input conductor to r multiplexors such that each multiplexor of a subset s of the n.sub.mux multiplexors shares v input conductors with at least one other multiplexor and each of (n.sub.mux -s) multiplexors shares u input conductors with at least one other multiplexor, wherein r is equal to ##EQU26## u is equal to q rounded down to a nearest integer, v is equal to q rounded up to a nearest integer, q is not an integer and is equal to ##EQU27## s is equal to ((n.sub.mux)(v)-((n.sub.mux)(w.sub.mux)-n.sub.in)), and wherein each of the n.sub.mux multiplexors shares at most v input signals with every other multiplexor.
- 38. The programmable interconnect matrix of claim 37, wherein w.sub.mux is equal to n.sub.in -n.sub.mux +1.
- 39. The programmable interconnect matrix of claim 37, wherein n.sub.mux is equal to n.sub.out.
- 40. The programmable interconnect matrix of claim 37, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 41. The programmable interconnect matrix of claim 38, wherein n.sub.mux is equal to n.sub.out.
- 42. The programmable interconnect matrix of claim 38, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 43. A programmable interconnect matrix designed using a method comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductors wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexor having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is less than n.sub.in ; and
- connecting each of a subset m of the n.sub.in input conductors to x of the n.sub.mux multiplexors, wherein x is equal to r rounded up to a nearest integer, r is not an integer and is equal ##EQU28## and m is equal to ((n.sub.in)(x)-(n.sub.out)(w.sub.mux)); connecting each of (n.sub.in -m) input conductors to y of the n.sub.mux multiplexors, wherein y is equal to r rounded down to a nearest integer, the n.sub.in input conductors being coupled to the n.sub.mux multiplexors such that each multiplexor of a subset s of the n.sub.mux multiplexors shares v input conductors with at least one other multiplexor and each of (N.sub.mux -s) multiplexors shares u input conductors with at least one other multiplexor, wherein u is equal to q rounded down to a nearest integer, v is equal to q rounded up to a nearest integer, q is not an integer and is equal to ##EQU29## and s is equal to ((n.sub.mux)(v)-((n.sub.mux)(w.sub.mux)-n.sub.in)), and wherein each of the n.sub.mux multiplexors shares at most v input signals with every other multiplexor.
- 44. The programmable interconnect matrix of claim 43, wherein w.sub.mux is equal to n.sub.in -n.sub.mux +1.
- 45. The programmable interconnect matrix of claim 43, wherein n.sub.mux is equal to n.sub.out.
- 46. The programmable interconnect matrix of claim 43, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 47. The programmable interconnect matrix of claim 44, wherein n.sub.mux is equal to n.sub.out.
- 48. The programmable interconnect matrix of claim 44, wherein n.sub.mux is greater than n.sub.out, and at most n.sub.out of the n.sub.mux multiplexors are selected for connecting input conductors to output conductors.
- 49. A programmable interconnect matrix comprising:
- a plurality n.sub.in of input conductors;
- a plurality n.sub.out of output conductors, wherein n.sub.out is less than n.sub.in ; and
- a plurality n.sub.mux of multiplexors, wherein n.sub.mux is greater than n.sub.out, each multiplexor having an output coupled to one of the n.sub.out output conductors and a plurality w.sub.mux of inputs each coupled to an input conductor, wherein w.sub.mux is less than n.sub.in and a maximum of n.sub.out multiplexors are selected to couple n.sub.in input conductors to the n.sub.out output conductors.
- 50. A method for designing a programmable interconnect matrix, comprising the steps of:
- providing a plurality n.sub.in of input conductors;
- providing a plurality n.sub.out of output conductor wherein n.sub.in is greater than n.sub.out ;
- providing a plurality n.sub.mux of multiplexors, each multiplexors having w.sub.mux inputs for coupling to input conductors and one output being coupled to one of the n.sub.out output conductors, wherein w.sub.mux is equal to (n.sub.in -n.sub.mux +1);
- connecting each input conductor to a plurality of multiplexors such that each multiplexor shares q input conductors with at least two other multiplexors and each multiplexor shares at most q input signal as with every other multiplexor, wherein q is equal to ##EQU30##
- 51. The method of claim 50 wherein q is not an integer, the step of selectively connecting each input conductor to a plurality of multiplexors comprises the step of selectively connecting each input conductor such that a first subset of multiplexors shares at most q rounded down input signal as with every other multiplexor and a second subset of multiplexors shares at most q rounded up input signal as with every other multiplexor, such that an average overlap for the first and second subsets is approximately q.
- 52. The method of claim 50 wherein n.sub.mux is greater than n.sub.out, the method further comprising the step of selecting n.sub.out of the n.sub.mux multiplexors for selectively connecting input conductors to output conductors.
Parent Case Info
This is a continuation of application Ser. No. 08/283,650, filed Aug. 1, 1994, now abandoned.
US Referenced Citations (11)
Continuations (1)
|
Number |
Date |
Country |
Parent |
283650 |
Aug 1994 |
|