1. Field of the Invention
The present invention relates to plasma reactor apparatus and processes. More specifically, the present invention relates to spiking the voltage to a semiconductor substrate pedestal during a portion of a positive voltage power bias oscillation cycle to reduce or eliminate the detrimental effects of feature charging during the operation of a plasma reactor.
2. State of the Art
Higher performance, lower cost, increased miniaturization of electronic components, and greater density of integrated circuits are ongoing goals of the computer industry. One commonly used technique to increase the density of integrated circuits involves stacking of multiple layers of active and passive components one atop another to allow for multilevel electrical interconnection between devices formed on each of these layers. This multilevel electrical interconnection is generally achieved with a plurality of metal-filled vias (“contacts”) extending through dielectric layers which separate the component layers from one another. These vias are generally formed by etching through each dielectric layer by etching methods known in the industry, such as plasma etching. Plasma etching is also used in the forming of a variety of features for the electronic components of integrated circuits.
In plasma etching, a glow discharge is used to produce reactive species, such as atoms, radicals, and/or ions, from relatively inert gas molecules in a bulk gas, such as a fluorinated gas, such as CF4, CHF3, C2F6, CH2F2, SF6, or other freons, and mixtures thereof, in combination with a carrier gas, such as Ar, He, Ne, Kr, O2, or mixtures thereof. Essentially, a plasma etching process comprises: 1) reactive species are generated in a plasma from the bulk gas, 2) the reactive species diffuse to a surface of a material being etched, 3) the reactive species are absorbed on the surface of the material being etched, 4) a chemical reaction occurs that results in the formation of a volatile by-product, 5) the by-product is desorbed from the surface of the material being etched, and 6) the desorbed by-product diffuses into the bulk gas.
As illustrated in drawing
In the etching chamber 202, a plasma 222 is maintained by inductively coupling energy from the first power source 204 into the plasma 222, which comprises mobile, positively and negatively charged particles. An electric field, or bias voltage, develops in a sheath layer 224 around the plasma 222, accelerating the electrons and ions (not shown) toward the semiconductor substrate 208 by electrostatic coupling.
To assist with the etching, the potential difference between the plasma 222 and the semiconductor substrate 208 can be modulated by applying an oscillating bias power from the pedestal power bias source 216 to the pedestal 206, as illustrated in drawing
However, it is known that the plasma etching process (as well as ion implantation and other charge beam processes) may cause damage to the semiconductor substrate and to the devices and circuits formed therein or thereon. In particular, electrical charging is a well-known problem which can occur during the plasma processing of semiconductor devices, leading to the degradation of the device performance.
Illustrated in drawing
In order for feature charging to occur, the positively charged ions 248 and the negatively charged electrons 252 must become separated from one another. The positively charged ions 248 and negatively charged electrons 252 become separated by virtue of the structure being etched. As the structure (in this example a via 254) is formed by etching, the aspect ratio (height-to-width ratio) becomes greater and greater. During plasma etching, the positively charged ions 248 are accelerated (e.g., as a result of a DC bias at the semiconductor substrate 242) toward the patterned photoresist layer 246 and the material layer 244 in a relatively perpendicular manner, as illustrated by the arrows adjacent positively charged ions 248. The negatively charged electrons 252, however, are less affected by the DC bias at the semiconductor substrate 242 and, thus, move in a more random isotropic manner, as depicted by the arrows adjacent negatively charged electrons 252. This results in an accumulation of a positive charge at a bottom 256 of via 254 because, on average, positively charged ions 248 are more likely to travel vertically toward the substrate 208 than are negatively charged electrons 252. Thus, any structure with a high enough aspect ratio tends to charge more negatively at photoresist layer 246 and an upper portion of the material layer 244 to a distance A (i.e., illustrated with “−” indicia) and more positively at the via bottom 256 and the sidewalls 258 of the via 254 proximate the via bottom 256 (i.e., illustrated with “+” indicia).
As shown in drawing
As shown in drawing
Thus, it can be appreciated that it would be advantageous to develop an apparatus and a process of utilizing a plasma reactor that eliminates or lessens the effect of feature charging, while using inexpensive, commercially available, semiconductor device fabrication components and without requiring complex processing steps.
The present invention relates to an apparatus and method of both increasing the energy of electrons striking a material on a semiconductor substrate and reorienting electrons generated in a plasma reactor to strike a material on a semiconductor substrate in a substantially perpendicular trajectory, both of which reduce feature charging.
One embodiment of the present invention comprises an etching chamber in electrical communication with a first power source. The etching chamber further includes a pedestal to support a semiconductor substrate and an electrode opposing the pedestal. The electrode is in electrical communication with a first power source. The pedestal is in electrical communication with a second power source and a pulsed power source. When triggered, the pulsed power source delivers a timed, positive voltage spike to the pedestal. The pulsed power source is preferably in electrical communication with the second power source with a signal line.
As previously discussed, the potential difference between the plasma and the semiconductor substrate can be modulated by applying an oscillating bias power from the pedestal power bias source to the semiconductor substrate. During the positive voltage phase, the substrate collects electron current from electrons that have enough energy to cross the sheath. The difference between the instantaneous plasma potential and the surface potential defines the sheath potential drop. Since the plasma potential is more positive than the surface potential, this drop has a polarity that retards electron flow. Hence, only electrons with energy larger than this retarding potential are collected by the substrate. During the negative voltage phase 234, positive ions are collected by the substrate. These ions are accelerated by the sheath voltage drop and strike the substrate.
Negatively charged electrons are less affected by the typical DC bias at the semiconductor substrate than are positively charged ions and, thus, move in a more random manner, as depicted by the arrows adjacent negatively charged electrons. However, providing a positive voltage spike to the pedestal according to the present invention alters the difference between the potential of the plasma and the potential of the semiconductor substrate for a part of the positive voltage phase. The voltage spiking of the pedestal, thus, reorients the trajectory of negatively charged electrons into a more perpendicular path with respect to the semiconductor substrate. The reoriented trajectories result in more negatively charged electrons entering into a feature (such as a via being etched into a material layer over a semiconductor substrate) and increase the energy of the negatively charged electrons incident on the material layer to be etched, both of which increase etching efficiency. Additionally, the strong positive field at the bottom of the via (i.e., illustrated with “+” indicia) accelerates the negatively charged electrons toward the via, which results in the negatively charged electron striking the bottom of the via with higher energy. The increase in negatively charged electrons entering the via also reduces feature charging because the negative charge that tends to build up at the photoresist layer and an upper portion of the material layer, as previously discussed, penetrates deeper into the via a distance A′ (i.e., illustrated with “−” indicia). The deeper penetration of the negative charge distributes the negative charge over a greater volume or area, thereby reducing the local intensity of the negative charge which reduces or eliminates the negative charge's tendency to repel the negatively charged electrons from the via. Further, the deeper penetration of the negative charge reduces the positive charge buildup at the sidewalls of the via, thereby reducing, minimizing, or eliminating the previously discussed detrimental effect on the positively charged ions entering the via. In other words, providing a positive voltage spike to the pedestal reduces, minimizes or eliminates the problems associated with feature charging.
The delivery of the positive voltage spike is preferably controlled by the power output of the pulsed power source. Thus, when the power output of the second power source reaches a predetermined level, a signal is sent from the second power source (or from a sensor (not shown) coupled with the second power source) to the pulsed power source via the signal line. When the signal is received by the pulsed power source, the pulsed power source provides a positive voltage spike to the pedestal for a predetermined duration of time.
It is, of course, understood that if the second power source is capable of providing a positive voltage spike, the pulsed power source will not be necessary. When the power output level of the second power bias source is reached, a positive voltage spike is generated by the second power source and delivered to the pedestal for a predetermined duration of time.
Thus, the present invention is capable of providing a simple and controllable method of affecting the quality and efficiency of plasma etching and is easily implemented on most existing plasma reactors.
Although the examples presented are directed to the formation of a via, it is understood that the present invention may be utilized in a variety of feature formation and plasma processes.
While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
Illustrated in drawing
As illustrated in drawing
In the etching chamber 102, a plasma 122 is maintained by inductively coupling energy from the first power source 104 into the plasma 122, which comprises mobile, positively and negatively charged particles. An electric field, or bias voltage, develops in a sheath layer 124 around the plasma 122, accelerating the electrons and ions (not shown) toward the semiconductor substrate 108 by electrostatic coupling.
The pedestal 106 is further in electric communication with a secondary pulsed power source 126. When triggered, the secondary pulsed power source 126 delivers a positive voltage spike to the pedestal 106. The second power source 116 is preferably in electrical communication with the secondary pulsed power source 126 with a signal line 132.
As previously discussed, the potential difference between the plasma 122 and the semiconductor substrate 108 can be modulated by applying an oscillating bias power from the secondary pulsed power source 126 to the semiconductor substrate 108, as illustrated in drawing
As previously discussed and illustrated in prior art drawing
Referring to drawing
It is, of course, understood that if the second power source 116 is capable of providing a positive voltage spike, the secondary pulsed power source 126 will not be necessary. When the power output of the second power source 116 is reached, a positive voltage spike is generated by the second power source 116 and delivered to the pedestal 106 for a predetermined duration of time.
It is further understood that an internal device, such as a microprocessor, may control both the oscillations of the second power source 116 and the delivery of the positive voltage spike, whether generated by the second power source 116 or the secondary pulsed power source 126.
Thus, the present invention is capable of providing a simple and controllable method of affecting the quality and efficiency of plasma etching and is easily implemented on most existing plasma reactors. The present invention is useful in etching apertures having a length-to-diameter ratio of 5:1 or greater in insulating materials deposited by plasma enhanced chemical vapor deposition techniques. Such insulating materials include oxides, nitrides, polymers, combinations thereof, etc. Furthermore, although the examples presented are directed to the formation of an opening or via, it is understood that the present invention may be utilized in a variety of feature formation and plasma processes.
Having thus described in detail preferred embodiments of the present invention, it is to be understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description as many apparent variations thereof are possible without departing from the spirit or scope thereof.
This application is a continuation of application Ser. No. 09/640,449, filed Aug. 17, 2000, now U.S. Pat. No. 6,544,895, issued Apr. 8, 2003.
Number | Name | Date | Kind |
---|---|---|---|
3672985 | Nathanson et al. | Jun 1972 | A |
3860507 | Vossen, Jr. | Jan 1975 | A |
4438315 | Toyoda et al. | Mar 1984 | A |
4808258 | Otsubo et al. | Feb 1989 | A |
4963239 | Shimamura et al. | Oct 1990 | A |
5315145 | Lukaszek | May 1994 | A |
5322806 | Kohno et al. | Jun 1994 | A |
5344792 | Sandhu et al. | Sep 1994 | A |
5352324 | Gotoh et al. | Oct 1994 | A |
5362358 | Yamagata et al. | Nov 1994 | A |
5378311 | Nagayama et al. | Jan 1995 | A |
5435886 | Fujiwara et al. | Jul 1995 | A |
5441595 | Yamagata et al. | Aug 1995 | A |
5460684 | Saeki et al. | Oct 1995 | A |
5508227 | Chan et al. | Apr 1996 | A |
5520740 | Kanai et al. | May 1996 | A |
5527391 | Echizen et al. | Jun 1996 | A |
5545258 | Katayama et al. | Aug 1996 | A |
5614060 | Hanawa | Mar 1997 | A |
5705081 | Inazawa et al. | Jan 1998 | A |
5714010 | Matsuyama et al. | Feb 1998 | A |
5810982 | Sellers | Sep 1998 | A |
5859469 | Rynne | Jan 1999 | A |
5869877 | Patrick et al. | Feb 1999 | A |
5917286 | Scholl et al. | Jun 1999 | A |
6051114 | Yao et al. | Apr 2000 | A |
6099747 | Usami | Aug 2000 | A |
6121161 | Rossman et al. | Sep 2000 | A |
6136214 | Mori et al. | Oct 2000 | A |
6201208 | Wendt et al. | Mar 2001 | B1 |
6214160 | Dornfest et al. | Apr 2001 | B1 |
6217721 | Xu et al. | Apr 2001 | B1 |
6218196 | Ise et al. | Apr 2001 | B1 |
6220201 | Nowak et al. | Apr 2001 | B1 |
6231777 | Kofuji et al. | May 2001 | B1 |
6344419 | Forster et al. | Feb 2002 | B1 |
6432834 | Kim | Aug 2002 | B1 |
6485572 | Hedberg et al. | Nov 2002 | B1 |
6544895 | Donohoe | Apr 2003 | B1 |
6589437 | Collins | Jul 2003 | B1 |
20060194437 | Hedberg et al. | Aug 2006 | A1 |
Number | Date | Country |
---|---|---|
0 710 977 | May 1996 | EP |
0734046 | Sep 1996 | EP |
0854205 | Jul 1998 | EP |
0710977 | Mar 2000 | EP |
64-073620 | Mar 1989 | JP |
06053176 | Feb 1994 | JP |
06-338476 | Dec 1994 | JP |
07-283206 | Oct 1995 | JP |
08-031596 | Feb 1996 | JP |
08-045903 | Feb 1996 | JP |
08-083776 | Mar 1996 | JP |
08-124902 | May 1996 | JP |
08-139077 | May 1996 | JP |
08255782 | Oct 1996 | JP |
09-260360 | Oct 1997 | JP |
10-107012 | Apr 1998 | JP |
10-270419 | Sep 1998 | JP |
10261498 | Sep 1998 | JP |
10270419 | Oct 1998 | JP |
2000054125 | Feb 2000 | JP |
2000-188284 | Jul 2000 | JP |
2000-223480 | Aug 2000 | JP |
2000-224796 | Aug 2000 | JP |
Number | Date | Country | |
---|---|---|---|
20030211754 A1 | Nov 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09640449 | Aug 2000 | US |
Child | 10408542 | US |