This U.S. non-provisional patent application claims the benefit of priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2012-0093854, filed on Aug. 27, 2012, the entire contents of which are incorporated by reference herein.
1. Field
Some example embodiments relate to methods of forming a semiconductor device and, more particularly, to methods of forming a semiconductor device including a hole.
2. Description of the Related Art
Semiconductor devices have been highly integrated in order to satisfy consumer demands such as improved performance and low manufacturing costs. The integration degree of semiconductor devices is one of several important factors in determining the cost of semiconductor devices. However, there may be limitations in improving the process technology for forming fine patterns. In addition, high cost equipment or apparatuses may be required to form the fine patterns.
Various research has been conducted on manufacturing techniques for forming highly integrated semiconductor devices without the high cost equipment or apparatuses.
Some example embodiments provide methods of forming a highly integrated semiconductor device.
According to an example embodiment, a method of forming a semiconductor device includes, forming first preliminary holes over an etch target, the first preliminary holes arranged as a plurality of rows in a first direction; forming dielectric patterns each filling one of the first preliminary holes; sequentially forming a barrier layer and a sacrificial layer on the dielectric patterns; forming etch control patterns between the dielectric patterns; forming second preliminary holes by etching the sacrificial layer, each of the second preliminary holes being in a region defined by at least three dielectric patterns adjacent to each other; and etching portions of the etch target layer corresponding to positions of the first and second preliminary holes to form contact holes.
The forming first preliminary holes may include arranging the first preliminary holes as a plurality of columns in a second direction, the second direction being perpendicular to the first direction, and arranging the first preliminary holes in each of the columns in a zigzag pattern in the second direction.
The forming second preliminary holes may include forming each of the second preliminary holes in a region defined by the at least three dielectric patterns and at least three etch control patterns between the at least three dielectric patterns.
The forming first preliminary holes may include arranging the first preliminary holes as a plurality of columns in a second direction, the second direction being perpendicular to the first direction, and arranging the first preliminary holes in each of the columns in a line.
The forming the second preliminary holes may include forming each of the second preliminary holes in a region defined by at least four dielectric patterns adjacent to each other and at least four etch control patterns between the at least four dielectric patterns.
The forming first preliminary holes may include sequentially forming an etch stop layer and a mask layer on the etch target layer, and patterning the mask layer and the etch stop layer so as to expose the etch target layer.
The forming dielectric patterns may include forming a dielectric layer filling the first preliminary holes; planarizing the dielectric layer to form the dielectric patterns spaced apart from each other; and removing the mask layer.
The sequentially forming a barrier layer and the sacrificial layer may include forming the sacrificial layer such that an empty space is between the at least three dielectric patterns adjacent to each other.
The forming etch control patterns may include conformally forming an etch control layer on the sacrificial layer, and partially removing the etch control layer such that a portion of the etch control layer remains between the at least three dielectric patterns.
The method may further include selectively removing the sacrificial layer, the barrier layer, the etch control patterns, an exposed portion of the etch stop layer, and the dielectric patterns, after the forming second preliminary holes. The selectively removing of the etch control patterns and the exposed portion of the etch stop layer may be performed simultaneously.
The forming second preliminary holes may include etching the sacrificial layer such that a portion of the sacrificial layer between the barrier layer and the etch control patterns remains between the at least three dielectric patterns.
The forming second preliminary holes may include forming the second preliminary holes each having a size and a position defined by the at least three dielectric patterns and at least three etch control patterns between the at least three dielectric patterns.
The forming a barrier layer and the forming etch control patterns may include forming the barrier layer and the etch control patterns, respectively, of a material having an etch selectivity with respect to the sacrificial layer.
The forming etch control patterns may include forming the etch control patterns of a material having an etch selectivity with respect to the barrier layer.
The etch control patterns may be formed of a same material as the etch stop layer.
The forming etch control patterns may include using silicon nitride.
According to another example embodiment, a method of forming a semiconductor device includes forming first preliminary holes over an etch target, the first preliminary holes arranged as a plurality of rows in a first direction, forming dielectric patterns each filling one of the first preliminary holes, sequentially forming a barrier layer and a sacrificial layer on the dielectric patterns, forming second preliminary holes by etching the sacrificial layer, each of the second preliminary holes being in a region defined by at least three dielectric patterns adjacent to each other, and selectively etching portions of the etch target layer corresponding to positions of the first preliminary holes and the second preliminary holes to form first contact holes and second contact holes, respectively. A distance between the second contact holes adjacent to each other is less than a distance between the first contact holes adjacent to each other.
The method may further include forming etch control patterns between the dielectric patterns, the second preliminary holes each having a size and position determined by at least one of the etch control patterns, and at least one of the sacrificial layer and the etch control patterns having an etch selectivity with respect to the barrier layer.
According to a further example embodiment, a method of forming a semiconductor device includes forming first preliminary holes over an etch target, the first preliminary holes arranged as a plurality of rows in a first direction, forming dielectric patterns each filling one of the first preliminary holes, sequentially forming a barrier layer and a sacrificial layer on the dielectric patterns, forming etch control patterns between the dielectric patterns, at least one of the sacrificial layer and the etch control patterns having an etch selectivity with respect to the barrier layer, forming second preliminary holes by etching the sacrificial layer, the second preliminary holes each having a size and position determined by at least one of the etch control patterns, and etching portions of the etch target layer corresponding to positions of the first and second preliminary holes to form contact holes.
Example embodiments will become more apparent in view of the attached drawings and accompanying detailed description.
Various example embodiments will now be described more fully with reference to the accompanying drawings in which some example embodiments are shown. However, specific structural and functional details disclosed herein are merely representative for purposes of describing example embodiments, and thus may be embodied in many alternate forms and should not be construed as limited to only example embodiments set forth herein. Therefore, it should be understood that there is no intent to limit example embodiments to the particular forms disclosed, but on the contrary, example embodiments are to cover all modifications, equivalents, and alternatives falling within the scope of the disclosure.
In the drawings, the thicknesses of layers and regions may be exaggerated for clarity, and like numbers refer to like elements throughout the description of the figures.
Although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of example embodiments. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that, if an element is referred to as being “connected” or “coupled” to another element, it can be directly connected, or coupled, to the other element or intervening elements may be present. In contrast, if an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present. Other words used to describe the relationship between elements should be interpreted in a like fashion (e.g., “between” versus “directly between,” “adjacent” versus “directly adjacent,” etc.).
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes” and/or “including,” if used herein, specify the presence of stated features, integers, steps, operations, elements and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components and/or groups thereof.
Spatially relative terms (e.g., “beneath,” “below,” “lower,” “above,” “upper” and the like) may be used herein for ease of description to describe one element or a relationship between a feature and another element or feature as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, for example, the term “below” can encompass both an orientation that is above, as well as, below. The device may be otherwise oriented (rotated 90 degrees or viewed or referenced at other orientations) and the spatially relative descriptors used herein should be interpreted accordingly.
Example embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures). As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, may be expected. Thus, example embodiments should not be construed as limited to the particular shapes of regions illustrated herein but may include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle may have rounded or curved features and/or a gradient (e.g., of implant concentration) at its edges rather than an abrupt change from an implanted region to a non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation may take place. Thus, the regions illustrated in the figures are schematic in nature and their shapes do not necessarily illustrate the actual shape of a region of a device and do not limit the scope.
It should also be noted that in some alternative implementations, the functions/acts noted may occur out of the order noted in the figures. For example, two figures shown in succession may in fact be executed substantially concurrently or may sometimes be executed in the reverse order, depending upon the functionality/acts involved.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Referring to
The first preliminary holes 115 may constitute a plurality of rows in a first direction. The first preliminary holes 115 may constitute a plurality of columns in a second direction perpendicular to the first direction. In some example embodiments, the first preliminary holes 115 constituting each of the columns may be arranged in a zigzag pattern along the second direction. The first direction may correspond to an x-axis direction of
The first preliminary holes 115 constituting the odd-numbered rows may constitute first sub-columns in the second direction. The first preliminary holes 115 constituting the even-numbered rows may constitute second sub-columns in the second direction. The first preliminary holes 115 constituting each of the first sub-columns may be arranged in a line, and the first preliminary holes 115 constituting each of the second sub-columns may also be arranged in a line. The first sub-columns and the second sub-columns may be alternately arranged in the first direction. The first and second sub-columns adjacent to each other may constitute each of the columns.
Referring to
Referring to
The etch stop layer 110 may remain to protect a top surface of the etch target layer 100. Because the dielectric patterns 120 are formed in the first preliminary holes 115, the dielectric patterns 120 may constitute a plurality of rows in the first direction and may constitute a plurality of columns in the second direction. The dielectric patterns 120 constituting each of the columns may be arranged in a zigzag in the second direction.
Referring to
Referring to
In other example embodiments, the sacrificial layer 140 may be anisotropically etched to form sacrificial patterns on the sidewalls of the dielectric patterns 120, respectively. In this case, the sacrificial pattern may have a spacer shape disposed on the sidewall of the dielectric pattern 120. The barrier layer 130 may be disposed between the sacrificial pattern and the sidewall of the dielectric pattern 120. After the sacrificial patterns are formed, subsequent processes may be performed.
Referring to
Likewise, as illustrated in
Referring to
In more detail, as illustrated in
The etch control patterns 155 are disposed between the dielectric patterns 120 adjacent to each other, respectively. Thus, the etch control patterns 155 may control positions and sizes of second holes in order that the second preliminary holes will be formed at desired positions in a subsequent process.
Referring to
As illustrated in
Forming the second preliminary holes 116 may include anisotropically etching the sacrificial layer 140. In this case, because the barrier layer 130 and the etch control patterns 155 have the etch selectivity with respect to the sacrificial layer 140, the barrier layer 130 and the etch control patterns 155 may remain to control the size of the second preliminary holes 116. In other words, the second preliminary holes 116 may be formed by etching the sacrificial layer 140 and may be formed in a space defined by the barrier layer 130 and the etch control patterns 155 adjacent to each other. Referring to
Thus, a plurality of the second preliminary holes 116 may be formed between the dielectric patterns 120. For example, the second preliminary holes 116 constituting two rows may be formed between the dielectric patterns 120 of the odd-numbered row and the dielectric patterns 120 of the even-numbered row adjacent thereto.
Referring to
Referring to
Referring to
In the present example embodiment, the same elements as described in the aforementioned example embodiment will be indicated by the same reference numerals or the same reference designators. For the purpose of ease and convenience in explanation, the descriptions to the same elements as in the above example embodiment will be omitted or mentioned briefly. That is, differences between the present example embodiment and the first example embodiment will be mainly described hereinafter.
Referring to
As described with reference to
Referring to
According to some example embodiments, the second contact holes may be formed in the etch target layer together with the first contact holes. The distance between the second contact holes may be smaller than the distance between the first contact holes defined by the selective etching process. Thus, the integration degree of the semiconductor device may be improved. While the sacrificial layer is etched to form the second preliminary holes, the sizes and the positions of the second preliminary holes may be controlled by the etch control patterns and the barrier layer having the etch selectivity with respect to the sacrificial layer. Thus, a higher reliability semiconductor device may be realized.
The foregoing is illustrative of example embodiments and is not to be construed as limiting thereof. Although a few example embodiments have been described, those skilled in the art will readily appreciate that many modifications are possible in example embodiments without materially departing from the novel teachings. Accordingly, all such modifications are intended to be included within the scope of the disclosure as defined in the claims. In the claims, means-plus-function clauses are intended to cover the structures described herein as performing the recited function, and not only structural equivalents but also equivalent structures. Therefore, it is to be understood that the foregoing is illustrative of various example embodiments and is not to be construed as limited to the specific embodiments disclosed, and that modifications to the disclosed embodiments, as well as other embodiments, are intended to be included within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2012-0093854 | Aug 2012 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5506431 | Thomas | Apr 1996 | A |
6221562 | Boyd et al. | Apr 2001 | B1 |
6484057 | Ideker et al. | Nov 2002 | B2 |
6638441 | Chang et al. | Oct 2003 | B2 |
6667237 | Metzler | Dec 2003 | B1 |
6734107 | Lai et al. | May 2004 | B2 |
7291560 | Parascandola et al. | Nov 2007 | B2 |
7659208 | Zhou et al. | Feb 2010 | B2 |
7737039 | Sandhu et al. | Jun 2010 | B2 |
7897058 | Van Haren et al. | Mar 2011 | B2 |
8227176 | Lee | Jul 2012 | B2 |
8440570 | Kim | May 2013 | B2 |
8802551 | Seo et al. | Aug 2014 | B1 |
20060228895 | Chae et al. | Oct 2006 | A1 |
20070008493 | Kratzer | Jan 2007 | A1 |
20070099431 | Li | May 2007 | A1 |
20070237770 | Lai et al. | Oct 2007 | A1 |
20080081461 | Lee et al. | Apr 2008 | A1 |
20080261075 | Seo et al. | Oct 2008 | A1 |
20090017631 | Bencher | Jan 2009 | A1 |
20090068838 | Kim et al. | Mar 2009 | A1 |
20090298276 | Lee et al. | Dec 2009 | A1 |
20090317748 | Choi | Dec 2009 | A1 |
20100120258 | Kim | May 2010 | A1 |
20100136792 | Mebarki et al. | Jun 2010 | A1 |
20110107815 | Nelson et al. | May 2011 | A1 |
20110124196 | Lee | May 2011 | A1 |
20110177691 | Kang | Jul 2011 | A1 |
20110201017 | Greenfield et al. | Aug 2011 | A1 |
20110256723 | Lee et al. | Oct 2011 | A1 |
20130337652 | Sun et al. | Dec 2013 | A1 |
Number | Date | Country |
---|---|---|
2011-0060757 | Jun 2011 | KR |
Number | Date | Country | |
---|---|---|---|
20140057440 A1 | Feb 2014 | US |