Claims
- 1. A light emitting device comprising:
a silicon carbide substrate; and a semiconductor structure on the substrate, the semiconductor structure including a mesa having a mesa base adjacent the substrate, a mesa surface opposite the substrate, and mesa sidewalls between the mesa surface and the mesa base, wherein the semiconductor structure has a first conductivity type adjacent the silicon carbide substrate, wherein the semiconductor structure has a second conductivity type adjacent the mesa surface, wherein the semiconductor structure has a junction between the first and second conductivity types, and wherein the mesa is configured to provide at least one of current confinement or optical confinement for a light emitting device in the semiconductor structure.
- 2. A light emitting device according to claim 1 wherein the junction is between the mesa base and the mesa surface.
- 3. A light emitting device according to claim 2 wherein the junction is no more than approximately 5 microns from the mesa base.
- 4. A light emitting device according to claim 2 wherein the junction is no more than approximately 0.75 microns from the mesa base.
- 5. A light emitting device according to claim 2 wherein the junction is at least approximately 0.05 microns from the mesa base.
- 6. A light emitting device according to claim 5 wherein the junction is at least approximately 0.1 microns from the mesa base.
- 7. A light emitting device according to claim 1 wherein the semiconductor structure includes a semiconductor base layer between the mesa base and the silicon carbide substrate wherein the junction is between a surface of the base layer opposite the silicon carbide substrate and the silicon carbide substrate.
- 8. A light emitting device according to claim 7 wherein the junction is no more than approximately 0.4 microns from the surface of the base layer opposite the silicon carbide substrate.
- 9. A light emitting device according to claim 8 wherein the junction is no more than approximately 0.2 microns from the surface of the base layer opposite the substrate.
- 10. A light emitting device according to claim 7 wherein the junction is at least approximately 0.05 microns from the surface of the base layer opposite the substrate.
- 11. A light emitting device according to claim 10 wherein the junction is at least approximately 0.1 microns from the surface of the base layer opposite the substrate.
- 12. A light emitting device according to claim 1 wherein the semiconductor structure comprises a Group III-V semiconductor material.
- 13. A method of forming a light emitting device, the method comprising:
forming a silicon carbide substrate; and forming a semiconductor structure on the substrate, the semiconductor structure including a mesa having a mesa base adjacent the substrate, a mesa surface opposite the substrate, and mesa sidewalls between the mesa surface and the mesa base, wherein the semiconductor structure has a first conductivity type adjacent the silicon carbide substrate, wherein the semiconductor structure has a second conductivity type adjacent the mesa surface, wherein the semiconductor structure has a junction between the first and second conductivity types, and wherein the mesa is configured to provide at least one of current confinement or optical confinement for a light emitting device in the semiconductor structure.
- 14. A method according to claim 13 wherein the junction is between the mesa base and the mesa surface.
- 15. A method according to claim 14 wherein the junction is no more than approximately 5 microns from the mesa base.
- 16. A method according to claim 14 wherein the junction is no more than approximately 0.75 microns from the mesa base.
- 17. A method according to claim 14 wherein the junction is at least approximately 0.05 microns from the mesa base.
- 18. A method according to claim 17 wherein the junction is at least approximately 0.1 microns from the mesa base.
- 19. A method according to claim 13 wherein the semiconductor structure includes a semiconductor base layer between the mesa base and the silicon carbide substrate wherein the junction is between a surface of the base layer opposite the silicon carbide substrate and the silicon carbide substrate.
- 20. A method according to claim 19 wherein the junction is no more than approximately 0.4 microns from the surface of the base layer opposite the silicon carbide substrate.
- 21. A method according to claim 20 wherein the junction is no more than approximately 0.2 microns from the surface of the base layer opposite the substrate.
- 22. A method according to claim 19 wherein the junction is at least approximately 0.05 microns from the surface of the base layer opposite the substrate.
- 23. A method according to claim 22 wherein the junction is at least approximately 0.1 microns from the surface of the base layer opposite the substrate.
- 24. A method according to claim 13 wherein the semiconductor structure comprises a Group III-V semiconductor material.
- 25. An electronic device comprising:
a substrate; and a semiconductor mesa on the substrate, the semiconductor mesa having a mesa base adjacent the substrate, a mesa surface opposite the substrate, and mesa sidewalls between the mesa surface and the mesa base, wherein the semiconductor mesa has a first conductivity type between the mesa base and a junction, wherein the junction is between the mesa base and the mesa surface, and wherein the semiconductor mesa has a second conductivity type between the junction and the mesa surface.
- 26. An electronic device according to claim 25 wherein the semiconductor mesa is configured to provide at least one of optical confinement or current confinement for a light emitting device in the semiconductor mesa.
- 27. An electronic device according to claim 25 wherein the substrate comprises a silicon carbide substrate.
- 28. An electronic device according to claim 25 wherein the junction comprises a physical location where doping of the second conductivity type begins.
- 29. An electronic device according to claim 25 wherein the first conductivity type comprises N-type and wherein the second conductivity type comprises P-type.
- 30. An electronic device according to claim 25 wherein the semiconductor mesa comprises a Group III-V semiconductor material.
- 31. An electronic device according to claim 30 wherein the semiconductor mesa comprises a Group III-nitride semiconductor material.
- 32. An electronic device according to claim 25 wherein the junction is no more that approximately 5 microns from the mesa base.
- 33. An electronic device according to claim 32 wherein the junction is no more than approximately 0.75 microns from the mesa base.
- 34. An electronic device according to claim 25 wherein the junction is at least 0.05 microns from the mesa base.
- 35. An electronic device according to claim 34 wherein the junction is at least 0.1 microns from the mesa base.
- 36. An electronic device according to claim 25 wherein the semiconductor mesa has a thickness in the range of approximately 0.1 microns to 5 microns.
- 37. An electronic device according to claim 25 further comprising:
a semiconductor base layer between the substrate and the semiconductor mesa, wherein the semiconductor base layer has the first conductivity type throughout.
- 38. An electronic device according to claim 37 wherein the semiconductor base layer has a thickness no greater than approximately 5 microns.
- 39. An electronic device according to claim 37 wherein each of the semiconductor base layer and the semiconductor mesa comprise a Group III-V semiconductor material.
- 40. An electronic device according to claim 25 wherein the substrate comprises a conductive material.
- 41. An electronic device according to claim 40 wherein the substrate comprises a conductive semiconductor material.
- 42. An electronic device according to claim 41 wherein the conductive semiconductor material comprises at least one of gallium nitride and/or silicon carbide.
- 43. An electronic device comprising:
a substrate; a semiconductor base layer on the substrate, wherein the semiconductor base layer has a first conductivity type between the substrate and a junction, wherein the junction is between the substrate and a surface of the base layer opposite the substrate, and wherein the semiconductor base layer has a second conductivity type between the junction and the surface of the base layer opposite the substrate; and a semiconductor mesa on the surface of the base layer opposite the substrate, the semiconductor mesa having a mesa surface opposite the semiconductor base layer and mesa sidewalls between the mesa surface and the base layer, wherein the semiconductor mesa has the second conductivity type throughout.
- 44. An electronic device according to claim 43 wherein the semiconductor mesa is configured to provide at least one of optical confinement or current confinement for a light emitting device in the semiconductor base layer and semiconductor mesa.
- 45. An electronic device according to claim 43 wherein the substrate comprises a silicon carbide substrate.
- 46. An electronic device according to claim 43 wherein the junction comprises a physical location where doping of the second conductivity type begins.
- 47. An electronic device according to claim 43 wherein the first conductivity type comprises N-type and wherein the second conductivity type comprises P-type.
- 48. An electronic device according to claim 43 wherein each of the semiconductor mesa and the semiconductor base layer comprises a Group III-V semiconductor material.
- 49. An electronic device according to claim 43 wherein each of the semiconductor mesa and the semiconductor base layer comprises a Group III-nitride semiconductor material.
- 50. An electronic device according to claim 43 wherein the junction is no more that approximately 0.4 microns from the surface of the base layer opposite the substrate.
- 51. An electronic device according to claim 43 wherein the junction is no more than approximately 0.2 microns from the surface of the base layer opposite the substrate.
- 52. An electronic device according to claim 43 wherein the junction is at least approximately 0.05 microns from the surface of the base layer opposite the substrate.
- 53. An electronic device according to claim 52 wherein the junction is at least approximately 0.1 microns from the surface of the base layer opposite the substrate.
- 54. An electronic device according to claim 43 wherein the semiconductor mesa has a thickness in the range of approximately 0.1 microns to 5 microns.
- 55. An electronic device according to claim 43 wherein the semiconductor base layer has a thickness no greater than approximately 5 microns.
- 56. An electronic device according to claim 43 wherein the substrate comprises a conductive material.
- 57. An electronic device according to claim 56 wherein the substrate comprises a conductive semiconductor material.
- 58. An electronic device according to claim 57 wherein the conductive semiconductor material comprises at least one of gallium nitride and/or silicon carbide.
- 59. A method of forming an electronic device, the method comprising:
forming a semiconductor mesa on a substrate, the semiconductor mesa having a mesa base adjacent the substrate, a mesa surface opposite the substrate, and mesa sidewalls between the mesa surface and the mesa base, wherein the semiconductor mesa has a first conductivity type between the mesa base and a junction, wherein the junction is between the mesa base and the mesa surface, and wherein the semiconductor mesa has a second conductivity type between the junction and the mesa surface.
- 60. A method according to claim 59 wherein the semiconductor mesa is configured to provide at least one of optical confinement or current confinement for a light emitting device in the semiconductor mesa.
- 61. A method according to claim 59 wherein the substrate comprises a silicon carbide substrate.
- 62. A method according to claim 59 wherein the junction comprises a physical location where doping of the second conductivity type begins.
- 63. A method according to claim 59 wherein the first conductivity type comprises N-type and wherein the second conductivity type comprises P-type.
- 64. A method according to claim 59 wherein the semiconductor mesa comprises a Group III-V semiconductor material.
- 65. A method according to claim 64 wherein the semiconductor mesa comprises a Group III-nitride semiconductor material.
- 66. A method according to claim 59 wherein the junction is no more that approximately 5 microns from the mesa base.
- 67. A method according to claim 59 wherein the junction is no more than approximately 0.75 microns from the mesa base.
- 68. A method according to claim 59 wherein the junction is at least 0.05 microns from the mesa base.
- 69. A method according to claim 63 wherein the junction is at least 0.1 microns from the mesa base.
- 70. A method according to claim 59 wherein the semiconductor mesa has a thickness in the range of approximately 0.1 microns to 5 microns.
- 71. A method according to claim 59 wherein forming the semiconductor mesa comprises forming a layer of a semiconductor material on the substrate, forming a mask on the layer of the semiconductor material, and etching portions of layer of the semiconductor material exposed by the mask wherein a depth of etching defines a thickness of the mesa.
- 72. A method according to claim 59 further comprising:
forming a semiconductor base layer between the substrate and the semiconductor mesa, wherein the semiconductor base layer has the first conductivity type throughout.
- 73. A method according to claim 72 wherein forming the semiconductor mesa and forming the semiconductor base layer comprise forming a layer of a semiconductor material on the substrate, forming a mask on the layer of the semiconductor material, and etching portions of layer of the semiconductor material exposed by the mask wherein a depth of etching defines a thickness of the mesa.
- 74. A method according to claim 73 wherein the layer of the semiconductor material includes a junction at a junction depth and wherein the depth of etching of the layer of the semiconductor material is greater than the junction depth.
- 75. A method according to claim 72 wherein the semiconductor. base layer has a thickness no greater than approximately 5 microns.
- 76. A method according to claim 72 wherein each of the semiconductor base layer and the semiconductor mesa comprise a Group III-V semiconductor material.
- 77. A method according to claim 59 wherein the substrate comprises silicon carbide.
- 78. A method of forming an electronic device, the method comprising:
forming a semiconductor base layer on a substrate, wherein the semiconductor base layer has a first conductivity type between the substrate and a junction, wherein the junction is between the substrate and a surface of the base layer opposite the substrate, and wherein the semiconductor base layer has a second conductivity type between the junction and the surface of the base layer opposite the substrate; and forming a semiconductor mesa on the surface of the base layer opposite the substrate, the semiconductor mesa having a mesa surface opposite the semiconductor base layer and mesa sidewalls between the mesa surface and the base layer, wherein the semiconductor mesa has the second conductivity type throughout.
- 79. A method according to claim 78 wherein the semiconductor mesa is configured to provide at least one of optical confinement or current confinement for a light emitting device in the semiconductor base layer and semiconductor mesa.
- 80. A method according to claim 78 wherein the. substrate comprises a silicon carbide substrate.
- 81. A method according to claim 78 wherein the junction comprises a physical location where doping of the second conductivity type begins.
- 82. A method according to claim 78 wherein the first conductivity type comprises N-type and wherein the second conductivity type comprises P-type.
- 83. A method according to claim 78 wherein each of the semiconductor mesa and the semiconductor base layer comprises a Group III-V semiconductor material.
- 84. A method according to claim 83 wherein each of the semiconductor mesa and the semiconductor base layer comprises a Group III-nitride semiconductor material.
- 85. A method according to claim 78 wherein the junction is no more that approximately 0.4 microns from the surface of the base layer opposite the substrate.
- 86. A method according to claim 78 wherein the junction is no more than approximately 0.2 microns from the surface of the base layer opposite the substrate.
- 87. A method according to claim 78 wherein the junction is at least approximately 0.05 microns from the surface of the base layer opposite the substrate.
- 88. A method according to claim 87 wherein the junction is at least approximately 0.1 microns from the surface of the base layer opposite the substrate.
- 89. A method according to claim 78 wherein the semiconductor mesa has a thickness in the range of approximately 0.1 microns to 5 microns.
- 90. A method according to claim 78 wherein the semiconductor base layer has a thickness no greater than approximately 5 microns.
- 91. A method according to claim 78 wherein the substrate comprises silicon carbide.
- 92. A method according to claim 78 wherein forming the semiconductor mesa and forming the semiconductor base layer comprise forming a layer of a semiconductor material on the substrate, forming a mask on the layer of the semiconductor material, and etching portions of layer of the semiconductor material exposed by the mask wherein a depth of etching defines a thickness of the mesa.
- 93. A method according to claim 92 wherein the layer of the semiconductor material includes a junction at a junction depth and wherein the depth of etching of the layer of the semiconductor material is less than the junction depth.
RELATED APPLICATIONS
[0001] The present application claims the benefit of, U.S. Provisional Application No. 60/435,213 filed Dec. 20, 2002, and entitled “Laser Diode With Self-Aligned Index Guide And Via”; U.S. Provisional Application No. 60/434,914 filed Dec. 20, 2002, and entitled “Laser Diode With Surface Depressed Ridge Waveguide”; U.S. Provisional Application No. 60/434,999 filed Dec. 20, 2002 and entitled “Laser Diode with Etched Mesa Structure”; and U.S. Provisional Application No. 60/435,211 filed Dec. 20, 2002, and entitled “Laser Diode With Metal Current Spreading Layer.” The disclosures of each of these provisional applications are hereby incorporated herein in their entirety by reference.
[0002] The present application is also related to: U.S. Application No. ______ (Attorney Docket No. 5308-281) entitled “Methods Of Forming Semiconductor Devices Having Self Aligned Semiconductor Mesas and Contact Layers And Related Devices” filed concurrently herewith; U.S. Application No. ______ (Attorney Docket No. 5308-282) entitled “Methods Of Forming Semiconductor Devices Including Mesa Structures And Multiple Passivation Layers And Related Devices” filed concurrently herewith; and U.S. Application No. ______ (Attorney Docket No. 5308-280) entitled “Methods Of Forming Semiconductor Mesa Structures Including Self-Aligned Contact Layers And Related Devices” filed concurrently herewith. The disclosures of each of these U.S. Applications are hereby incorporated herein in their entirety by reference.
Provisional Applications (4)
|
Number |
Date |
Country |
|
60435213 |
Dec 2002 |
US |
|
60434914 |
Dec 2002 |
US |
|
60434999 |
Dec 2002 |
US |
|
60435211 |
Dec 2002 |
US |