Claims
- 1. A method of forming a semiconductor device, the method comprising:
forming a semiconductor layer on a substrate; forming a conductive layer on the semiconductor layer opposite the substrate; forming a mask on the conductive layer opposite the semiconductor layer; selectively removing portions of the conductive layer and the semiconductor layer exposed by the mask while maintaining the mask to define a semiconductor mesa having mesa sidewalls between the mask and the substrate and a mesa surface opposite the substrate and defining a contact layer on the mesa surface between the semiconductor mesa and the mask; forming a passivation layer on the mask and on the mesa sidewalls; and removing the mask and portions of the passivation layer on the mask.
- 2. A method according to claim 1 wherein the semiconductor layer comprises a Group III-V semiconductor material.
- 3. A method according to claim 2 wherein the semiconductor layer comprises a Group III-nitride semiconductor material.
- 4. A method according to claim 1 wherein the semiconductor layer comprises a first layer of a first conductivity type and a second layer of a second conductivity type on the first layer opposite the substrate.
- 5. A method according to claim 4 wherein removing portions of the semiconductor layer comprises removing portions of the second layer of the second conductivity type without removing portions of the first layer of the first conductivity type.
- 6. A method according to claim 4 wherein removing portions of the semiconductor layer comprises removing portions of the first and second layers.
- 7. A method according to claim 4 wherein the semiconductor layer further comprises an active layer between the first and second layers.
- 8. A method according to claim 1 wherein portions of the semiconductor layer included in the mesa have a thickness in the range of approximately 0.1 to 5 microns.
- 9. A method according to claim 8 wherein portions of the semiconductor layer included in the mesa have a thickness of less than approximately 2.5 microns.
- 10. A method according to claim 1 wherein portions of the mesa surface has a width in the range of approximately 1 to 5 microns at an interface with the contact layer.
- 11. A method according to claim 1 further comprising:
after removing the mask and portions of the passivation layer on the mask, forming a conductive overlayer on the mesa surface and on portions of the passivation layer surrounding the contact layer.
- 12. A method according to claim 11 wherein the conductive overlayer comprises a metal layer.
- 13. A method according to claim 12 wherein the conductive overlayer comprises at least one of nickel (Ni), gold (Au), platinum (Pt), titanium (Ti), tungsten (W), molybdenum (Mo), tantalum (Ta), and/or palladium (Pd).
- 14. A method according to claim 1 wherein the passivation layer comprises at least one of silicon nitride, silicon oxide, and/or aluminum oxide.
- 15. A method according to claim 1 wherein forming the passivation layer comprises depositing the passivation layer using at least one of chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), low pressure chemical vapor deposition (LPCVD), sputtering, and/or e-beam evaporation.
- 16. A method according to claim 1 wherein the contact layer includes inwardly beveled sidewalls and a contact surface opposite the semiconductor mesa surface, wherein the passivation layer extends onto the inwardly beveled sidewalls of the contact layer, and wherein the contact surface of the contact layer is free of the passivation layer.
- 17. A method according to claim 16 wherein portions of the inwardly beveled sidewalls are free of the passivation layer adjacent the contact surface.
- 18. A method according to claim 1 wherein sidewalls of the semiconductor mesa have a first slope relative to the substrate, wherein sidewalls of the contact layer have a second slope relative to the substrate, and wherein the first slope is greater than the second slope.
- 19. A method according to claim 1 wherein selectively removing portions of the conductive layer and the semiconductor layer comprises dry etching portions of the conductive layer and the semiconductor layer.
- 20. A method according to claim 1 wherein forming the semiconductor layer comprises forming an epitaxial semiconductor layer.
- 21. A method according to claim 1 wherein the semiconductor mesa is configured to provide at least one of optical confinement of current confinement for a light emitting device in the patterned semiconductor layer.
- 22. A method according to claim 1 further comprising:
while selectively removing portions of the conductive layer, redepositing by-products of the conductive layer on sidewalls of the mask.
- 23. A method of forming a semiconductor device, the method comprising:
forming a semiconductor structure on a substrate, the semiconductor structure including a mesa having mesa sidewalls and a mesa surface opposite the substrate; forming a contact layer on the mesa surface, the contact layer having sidewalls and a contact surface opposite the mesa surface, the contact layer extending across substantially an entirety of the mesa surface; and forming a passivation layer on the mesa sidewalls and on portions of the contact layer sidewalls adjacent the mesa surface, and wherein the passivation layer exposes substantially an entirety of the contact surface of the contact layer.
- 24. A method according to claim 23 wherein the semiconductor structure comprises a Group III-V semiconductor material.
- 25. A method according to claim 24 wherein the semiconductor structure comprises a Group III-nitride semiconductor material.
- 26. A method according to claim 23 wherein the semiconductor structure comprises a first layer of a first conductivity type and a second layer of a second conductivity type on the first layer opposite the substrate.
- 27. A method according to claim 26 wherein the mesa sidewalls expose portions of the second layer of the second conductivity type without exposing portions of the first layer of the first conductivity type.
- 28. A method according to claim 26 wherein the mesa sidewalls expose portions of the first layer of the first conductivity type and portions of the second layer of the second conductivity type.
- 29. A method according to claim 26 wherein the semiconductor structure further comprises an active layer between the first and second layers.
- 30. A method according to claim 23 wherein portions of the semiconductor structure included in the mesa have a thickness in the range of approximately 0.1 to 5 microns.
- 31. A method according to claim 30 wherein portions of the semiconductor structure included in the mesa have a thickness of less than approximately 2.5 microns.
- 32. A method according to claim 23 wherein the mesa surface of the semiconductor structure has a width in the range of approximately 1 to 3 microns.
- 33. A method according to claim 23 further comprising:
forming a conductive overlayer on the exposed portions of the contact layer and on portions of the passivation layer surrounding the contact layer.
- 34. A method according to claim 33 wherein the conductive overlayer comprises a metal layer.
- 35. A method according to claim 34 wherein the conductive overlayer comprises at least one of nickel (Ni), gold (Au), platinum (Pt), titanium (Ti), tungsten (W), molybdenum (Mo), tantalum (Ta), and/or palladium (Pd).
- 36. A method according to claim 23 wherein the passivation layer comprises at least one of silicon nitride, silicon oxide, and/or aluminum oxide.
- 37. A method according to claim 23 wherein forming the passivation layer comprises depositing the passivation layer using at least one of chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), low pressure chemical vapor deposition (LPCVD), sputtering, and/or e-beam evaporation.
- 38. A method according to claim 23 wherein the contact layer sidewalls are inwardly beveled, wherein the passivation layer extends onto the inwardly beveled sidewalls of the contact layer opposite the mesa surface.
- 39. A method according to claim 23 wherein the mesa sidewalls of the semiconductor structure have a first slope relative to the substrate and the contact layer sidewalls have a second slope relative to the substrate wherein the second slope is less than the first slope.
- 40. A method according to claim 23 further comprising:
before forming the passivation layer, maintaining a mask on the contact layer opposite the semiconductor substrate wherein forming the passivation layer comprises forming the passivation layer on the mask; and after forming the passivation layer, removing the mask and portions of the passivation layer on the mask.
- 41. A method according to claim 40 wherein forming the semiconductor structure and forming the contact layer comprise forming a semiconductor layer on the substrate, forming a conductive layer on the semiconductor layer, forming the mask on the conductive layer opposite the semiconductor layer, removing portions of the conductive layer and the semiconductor layer exposed by the mask to form the contact layer and the semiconductor structure.
- 42. A method according to claim 41 further comprising:
while removing portions of the conductive layer exposed by the mask, redepositing by-products of the conductive layer on sidewalls of the mask.
- 43. A method according to claim 23 wherein the passivation layer exposes portions of the contact layer sidewalls adjacent the contact surface.
- 44. A method according to claim 23 wherein the semiconductor mesa is configured to provide at least one of optical confinement or current confinement for a light emitting device in the semiconductor structure.
- 45. A method according to claim 23 wherein the mesa sidewalls are free of the contact layer.
- 46. A semiconductor device comprising:
a substrate; a semiconductor structure on the substrate, the semiconductor structure including a mesa having mesa sidewalls and a mesa surface opposite the substrate; a contact layer on the mesa surface, the contact layer having sidewalls and a contact surface opposite the mesa surface, the contact layer extending across substantially an entirety of the mesa surface; and a passivation layer on the mesa sidewalls and on portions of the contact layer sidewalls adjacent the mesa surface, and wherein the passivation layer exposes substantially an entirety of the contact surface of the contact layer.
- 47. A semiconductor device according to claim 46 wherein the semiconductor structure comprises a Group III-V semiconductor material.
- 48. A semiconductor device according to claim 47 wherein the semiconductor structure comprises a Group III-nitride semiconductor material.
- 49. A semiconductor device according to claim 46 wherein the semiconductor structure comprises a first layer of a first conductivity type and a second layer of a second conductivity type on the first layer opposite the substrate.
- 50. A semiconductor device according to claim 49 wherein the mesa sidewalls expose portions of the second layer of the second conductivity type without exposing portions of the first layer of the first conductivity type.
- 51. A semiconductor device according to claim 49 wherein the mesa sidewalls expose portions of the first layer of the first conductivity type and portions of the second layer of the second conductivity type.
- 52. A semiconductor device according to claim 49 wherein the semiconductor structure further comprises an active layer between the first and second layers.
- 53. A semiconductor device according to claim 46 wherein portions of the semiconductor structure included in the mesa have a thickness in the range of approximately 0.1 to 5 microns.
- 54. A semiconductor device according to claim 53 wherein portions of the semiconductor structure included in the mesa have a thickness of less than approximately 2.5 microns.
- 55. A semiconductor device according to claim 46 wherein the mesa surface of the semiconductor structure have a width in the range of approximately 1 to 3 microns.
- 56. A semiconductor device according to claim 46 further comprising:
a conductive overlayer on the exposed portions of the contact layer and on portions of the passivation layer surrounding the contact layer.
- 57. A semiconductor device according to claim 56 wherein the conductive overlayer comprises a metal layer.
- 58. A semiconductor device according to claim 57 wherein the conductive overlayer comprises at least one of nickel (Ni), gold (Au), platinum (Pt), titanium (Ti), tungsten (W), molybdenum (Mo), tantalum (Ta), and/or palladium (Pd).
- 59. A semiconductor device according to claim 46 wherein the passivation layer comprises at least one of silicon nitride, silicon oxide, and/or aluminum oxide.
- 60. A semiconductor device according to claim 46 wherein the contact layer sidewalls are inwardly beveled, wherein the passivation layer extends onto the inwardly beveled sidewalls of the contact layer opposite the mesa surface.
- 61. A semiconductor device according to claim 46 wherein the mesa sidewalls of the semiconductor structure have a first slope relative to the substrate and the contact layer sidewalls have a second slope relative to the substrate wherein the second slope is less than the first slope.
- 62. A semiconductor device according to claim 46 wherein the passivation layer exposes portions of the contact layer sidewalls adjacent the contact surface.
- 63. A semiconductor device according to claim 46 wherein the mesa is configured to provide at least one of optical confinement or current confinement for a light emitting device in the semiconductor structure.
- 64. A semiconductor structure according to claim 46 wherein the mesa sidewalls are free of the contact layer.
- 65. A method of forming a semiconductor device, the method comprising:
forming a semiconductor structure on a substrate, the semiconductor structure including a mesa having a mesa surface opposite the substrate and mesa sidewalls between the mesa surface and the substrate; forming a conductive contact layer on the mesa surface; forming a mask on the contact layer; forming a passivation layer on the mask and on the mesa sidewalls; and removing the mask and portions of the passivation layer on the mask.
- 66. A method according to claim 65 wherein forming the conductive contact layer comprises forming a metal layer extending beyond the mask and selectively removing portions of the metal layer extending beyond the mask before forming the passivation layer.
- 67. A method according to claim 66 wherein forming the semiconductor structure comprises forming a semiconductor layer extending beyond the mask and selectively removing portions of the semiconductor layer extending beyond the mask before forming the passivation layer.
- 68. A method according to claim 66 further comprising:
while selectively removing portions of the metal layer, redepositing by-products of the metal layer on sidewalls of the mask.
- 69. A method according to claim 65 wherein the mesa is configured to provide at least one of optical confinement or current confinement for a light emitting device in the semiconductor structure.
- 70. A method according to claim 65 wherein the mesa sidewalls are free of the conductive contact layer.
RELATED APPLICATIONS
[0001] The present application claims the benefit of: U.S. Provisional Application No. 60/435,213 filed Dec. 20, 2002, and entitled “Laser Diode With Self-Aligned Index Guide And Via”; U.S. Provisional Application No. 60/434,914 filed Dec. 20, 2002, and entitled “Laser Diode With Surface Depressed Ridge Waveguide”; U.S. Provisional Application No. 60/434,999 filed Dec. 20, 2002 and entitled “Laser Diode with Etched Mesa Structure”; and U.S. Provisional Application No. 60/435,211 filed Dec. 20, 2002, and entitled “Laser Diode With Metal Current Spreading Layer.” The disclosures of each of these provisional applications are hereby incorporated herein in their entirety by reference.
[0002] The present application is also related to: U.S. application Ser. No. ______ (Attorney Docket No. 5308-280) entitled “Methods Of Forming Semiconductor Mesa Structures Including Self-Aligned Contact Layers And Related Devices” filed concurrently herewith; U.S. application Ser. No. ______ (Attorney Docket No. 5308-282) entitled “Methods Of Forming Semiconductor Devices Including Mesa Structures And Multiple Passivation Layers And Related Devices” filed concurrently herewith; and U.S. application Ser. No. ______ (Attorney Docket No. 5308-283) entitled “Methods Of Forming Electronic Devices Including Semiconductor Mesa Structures And Conductivity Junctions And Related Devices” filed concurrently herewith. The disclosures of each of these U.S. applications are hereby incorporated herein in their entirety by reference.
Provisional Applications (4)
|
Number |
Date |
Country |
|
60435213 |
Dec 2002 |
US |
|
60434914 |
Dec 2002 |
US |
|
60434999 |
Dec 2002 |
US |
|
60435211 |
Dec 2002 |
US |