Claims
- 1. A method of forming a semiconductor device, the method comprising:
forming a semiconductor structure on a substrate, the semiconductor structure defining a mesa having a mesa surface opposite the substrate and mesa sidewalls between the mesa surface and the substrate; forming a first passivation layer on at least portions of the mesa sidewalls and on the substrate adjacent the mesa sidewalls wherein at least a portion of the mesa surface is free of the first passivation layer and wherein the first passivation layer comprises a first material; and forming a second passivation layer on the first passivation layer wherein at least a portion of the mesa surface is free of the second passivation layer, and wherein the second passivation layer comprises a second material different than the first material.
- 2. A method according to claim 1 wherein at least a portion of the first passivation layer adjacent the mesa surface is free of the second passivation layer.
- 3. A method according to claim 1 wherein a combined thickness of the first and second passivation layers is greater than a thickness of the mesa.
- 4. A method according to claim 3 wherein a thickness of the first passivation layer is greater than a thickness of the mesa.
- 5. A method according to claim 1 further comprising:
forming a contact layer on a portion of the mesa surface free of the first and second passivation layers.
- 6. A method according to claim 5 further comprising:
forming a metal layer on the contact layer wherein the metal layer extends on at least a portion of the second passivation layer opposite the substrate.
- 7. A method according to claim 6 wherein the metal layer and the contact layer comprise different materials.
- 8. A method according to claim 5 wherein a portion of the first passivation layer extends on a portion of a surface of the contact layer opposite the substrate.
- 9. A method according to claim 5 wherein a portion of the contact layer extends on a portion of at least one of the first and/or second passivation layers opposite the substrate.
- 10. A method according to claim 1 wherein the first material comprises aluminum oxide.
- 11. A method according to claim 1 wherein the second material comprises silicon nitride.
- 12. A method according to claim 1 wherein the semiconductor structure includes a P-type layer and an N-type layer wherein at least a portion of the P-type layer and/or N-type layer is included the mesa.
- 13. A method according to claim 1 wherein the at least a portion of the mesa surface is free of the first passivation layer before forming the second passivation layer.
- 14. A method according to claim 13 wherein forming the second passivation layer comprises forming the second passivation layer on the first passivation layer and on the at least a portion of the mesa surface free of the first passivation layer, and forming a hole in a portion of the second passivation layer exposing the at least a portion of the mesa surface free of the first passivation layer and exposing portions of the first passivation layer adjacent the mesa surface.
- 15. A method according to claim 14 wherein forming the hole in the portion of the second passivation layer comprises etching the second passivation layer using an etch chemistry that etches the second material of the second passivation layer preferentially with respect to the first material of the first passivation layer.
- 16. A method according to claim 1 wherein forming the first passivation layer comprises forming the first passivation layer across the mesa surface and wherein forming the second passivation layer comprises forming the second passivation layer across the mesa surface so that the first and second passivation layers are both stacked across the mesa surface, wherein forming the second passivation layer comprises forming a hole in the second passivation layer exposing portions of the first passivation layer opposite the mesa surface, and wherein forming the first passivation layer comprises forming a hole in the first passivation layer exposing the at least a portion of the mesa surface after forming the hole in the second passivation layer.
- 17. A method according to claim 16 wherein forming the hole in the portion of the second passivation layer comprises etching the second passivation layer using an etch chemistry that etches the second material of the second passivation layer preferentially with respect to the first material of the first passivation layer.
- 18. A method according to claim 1 wherein forming the first passivation layer is preceded by:
forming a contact layer on the mesa surface.
- 19. A method according to claim 1 wherein forming the second passivation layer is followed by:
forming a contact layer on at least portions of the mesa surface free of the first and second passivation layers.
- 20. A method of forming a semiconductor device, the method comprising:
forming a semiconductor structure on a substrate, the semiconductor structure defining a mesa having a mesa surface and mesa sidewalls between the mesa surface and the substrate; and forming a passivation layer on the mesa sidewalls and on the substrate adjacent the mesa sidewalls, the passivation layer having a via hole therein so that at least a portion of the mesa surface is free of the passivation layer, the via hole defining a stair-step profile such that a first portion of the via hole has a first width and a second portion of the via hole has a second width different than the first width.
- 21. A method according to claim 20 wherein the stair-step profile includes a plateau region between the first and second portions of the via hole having the first and second widths.
- 22. A method according to claim 2.1 wherein the plateau portion is substantially parallel to the substrate.
- 23. A method according to claim 20 wherein the first portion of the via hole having the first width is between the second portion of the via hole having the second width and the mesa surface and wherein the second width is greater than the first width.
- 24. A method according to claim 20 wherein the passivation layer comprises a first layer of a first material and second layer of a second material different than the first material and wherein the first portion of the via hole is through at least a portion of the first layer and wherein the second portion of the via hole is through at least a portion of the second layer.
- 25. A method according to claim 24 wherein forming the passivation layer comprises etching the second layer of the second material using an etch chemistry that etches the second material of the second layer preferentially with respect to the first material of the first layer.
- 26. A method according to claim 25 wherein the first portion of the via hole is formed through at least the portion of the first layer before forming the second layer of the second material.
- 27. A method according to claim 25 wherein the first portion of the via hole is formed through at least the portion of the first layer after forming the second layer of the second material.
- 28. A method according to claim 24 wherein a thickness of the first passivation layer is greater than a thickness of the mesa.
- 29. A method according to claim 24 wherein the first material comprises aluminum oxide.
- 30. A method according to claim 24 wherein the second material comprises silicon nitride.
- 31. A method according to claim 20 further comprising:
forming a contact layer on the at least a portion of the mesa surface free of the passivation layer.
- 32. A method according to claim 31 further comprising:
forming a metal layer on the contact layer and on at least portions of the passivation layer.
- 33. A method according to claim 32 wherein the contact layer and the metal layer comprises different materials.
- 34. A method according to claim 31 wherein a portion of the passivation layer extends on a portion of the contact layer opposite the mesa surface.
- 35. A method according to claim 31 wherein the contact layer extends onto at least a portion of the passivation layer opposite the substrate.
- 36. A method according to claim 20 wherein the semiconductor structure includes a P-type layer and an N-type layer wherein at least a portion of the P-type layer and/or the N-type layer is included in the mesa.
- 37. A semiconductor device comprising:
a substrate; a semiconductor structure on the substrate, the semiconductor structure defining a mesa having a mesa surface and mesa sidewalls between the mesa surface and the substrate; a first passivation layer on at least portions of the mesa sidewalls and on the substrate adjacent the mesa sidewalls wherein at least a portion of the mesa surface is free of the first passivation layer and wherein the first passivation layer comprises a first material; and a second passivation layer on the first passivation layer wherein at least a portion of the mesa surface is free of the second passivation layer, and wherein the second passivation layer comprises a second material different than the first material.
- 38. A semiconductor device according to claim 37 wherein at least a portion of the first passivation layer adjacent the mesa surface is free of the second passivation layer.
- 39. A semiconductor device according to claim 37 wherein a combined thickness of the first and second passivation layers is greater than a thickness of the mesa.
- 40. A semiconductor device according to claim 39 wherein a thickness of the first passivation layer is greater than a thickness of the mesa.
- 41. A semiconductor device according to claim 37 further comprising:
a contact layer on a portion of the mesa surface free of the first and second passivation layers.
- 42. A semiconductor device according to claim 41 further comprising:
a metal layer on the contact layer wherein the metal layer extends on at least a portion of the second passivation layer opposite the substrate.
- 43. A semiconductor device according to claim 42 wherein the metal layer and the contact layer comprise different materials.
- 44. A semiconductor device according to claim 41 wherein a portion of the first passivation layer extends on a portion of a surface of the contact layer opposite the substrate.
- 45. A semiconductor device according to claim 41 wherein a portion of the contact layer extends on a portion of at least one of the first and/or second passivation layers opposite the substrate.
- 46. A semiconductor device according to claim 37 wherein the first material comprises aluminum oxide.
- 47. A semiconductor device according to claim 37 wherein the second material comprises silicon nitride.
- 48. A semiconductor device according to claim 37 wherein the semiconductor structure includes a P-type layer and an N-type layer wherein at least a portion of the P-type layer and/or N-type layer is included the mesa.
- 49. A semiconductor device according to claim 37 wherein the first and second passivation layers define a stair-step profile adjacent the at least a portion of the mesa surface free of the first and second passivation layers.
- 50. A semiconductor device according to claim 37 wherein the second material comprises a material that can be etched preferentially with respect to the first material using a predetermined etch chemistry.
- 51. A semiconductor device comprising:
a substrate; a semiconductor structure on the substrate, the semiconductor structure defining a mesa having a mesa surface and mesa sidewalls between the mesa surface and the substrate; and a passivation layer on the mesa sidewalls and on the substrate adjacent the mesa sidewalls, the passivation layer having a via hole therein so that at least a portion of the mesa surface is free of the passivation layer, the via hole defining a stair-step profile such that a first portion of the via hole has a first width and a second portion of the via hole has a second width different than the first width.
- 52. A semiconductor device according to claim 51 wherein the stair-step profile includes a plateau region between the first and second portions of the via hole having the first and second widths.
- 53. A semiconductor device according to claim 52 wherein the plateau portion is substantially parallel to the substrate.
- 54. A semiconductor device according to claim 51 wherein the first portion of the via hole having the first width is between the second portion of the via hole having the second width and the mesa surface and wherein the second width is greater than the first width.
- 55. A semiconductor device according to claim 51 wherein the passivation layer comprises a first layer of a first material and second layer of a second material different than the first material and wherein the first portion of the via hole is through at least a portion of the first layer and wherein the second portion of the via hole is through at least a portion of the second layer.
- 56. A semiconductor device according to claim 55 wherein a thickness of the first passivation layer is greater than a thickness of the mesa.
- 57. A semiconductor device according to claim 55 wherein the first material comprises aluminum oxide.
- 58. A semiconductor device according to claim 55 wherein the second material comprises silicon nitride.
- 59. A semiconductor device according to claim 55 wherein the second material comprises a material that can be etched preferentially with respect to the first material using a predetermined etch chemistry.
- 60. A semiconductor device according to claim 51 further comprising:
a contact layer on the at least a portion of the mesa surface free of the passivation layer.
- 61. A semiconductor device according to claim 60 further comprising a metal layer on the contact layer and on at least portions of the passivation layer.
- 62. A semiconductor device according to claim 61 wherein the contact layer and the metal layer comprise different materials.
- 63. A semiconductor device according to claim 60 wherein a portion of the passivation layer extends on a portion of the contact layer opposite the mesa surface.
- 64. A semiconductor device according to claim 60 wherein the contact layer extends onto at least a portion of the passivation layer opposite the substrate.
- 65. A semiconductor device according to claim 51 wherein the semiconductor structure includes a P-type layer and an N-type layer wherein at least a portion of the P-type layer and/or the N-type layer is included in the mesa.
RELATED APPLICATIONS
[0001] The present application claims the benefit of; U.S. Provisional Application No. 60/435,213 filed Dec. 20, 2002, and entitled “Laser Diode With Self-Aligned Index Guide And Via”; U.S. Provisional Application No. 60/434,914 filed Dec. 20, 2002, and entitled “Laser Diode With Surface Depressed Ridge Waveguide”; U.S. Provisional Application No. 60/434,999 filed Dec. 20, 2002 and entitled “Laser Diode with Etched Mesa Structure”; and U.S. Provisional Application No. 60/435,211 filed Dec. 20, 2002, and entitled “Laser Diode With Metal Current Spreading Layer.” The disclosures of each of these provisional applications are hereby incorporated herein in their entirety by reference.
[0002] The present application is also related to: U.S. application Ser. No. ______ (Attorney Docket No. 5308-281) entitled “Methods Of Forming Semiconductor Devices Having Self Aligned Semiconductor Mesas and Contact Layers And Related Devices” filed concurrently herewith; U.S. application Ser. No. ______ (Attorney Docket No. 5308-280) entitled “Methods Of Forming Semiconductor Mesa Structures Including Self-Aligned Contact Layers And Related Devices” filed concurrently herewith; and U.S. application Ser. No. ______ (Attorney Docket No. 5308-283) entitled “Methods Of Forming Electronic Devices Including Semiconductor Mesa Structures And Conductivity Junctions And Related Devices” filed concurrently herewith. The disclosures of each of these U.S. Applications are hereby incorporated herein in their entirety by reference.
Provisional Applications (4)
|
Number |
Date |
Country |
|
60435213 |
Dec 2002 |
US |
|
60434914 |
Dec 2002 |
US |
|
60434999 |
Dec 2002 |
US |
|
60435211 |
Dec 2002 |
US |