Micro fusible link for semiconductor devices and method of manufacture

Information

  • Patent Grant
  • 6294453
  • Patent Number
    6,294,453
  • Date Filed
    Thursday, May 7, 1998
    26 years ago
  • Date Issued
    Tuesday, September 25, 2001
    23 years ago
Abstract
An electrically activated fuse with a high melting point heater element in series with a low melting point fusible link. The heater element has a higher resistivity and larger cross-sectional area than the fusible link in order to withstand heat that the heater element generates bringing the fusible link to its melting point. Fuse dimensions (width and length) are each between 0.1 and 2.0 microns, with a thermal mass of the heater element being sufficient to melt the fusible link.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention is related to semiconductor devices with heat-fusible elements and, more particularly, to a method of forming heat-fusible elements on integrated circuit (IC) chips.




2. Background Description




Semiconductor fusible links are used for both activating redundancy in memory chips and for programming functions and codes in logic chips. Typical fusible links are large structures blown by heat, e.g. from a laser, or from electrical current passed through the fuse.




A typical laser blown fuse is 1 μm wide by 8 μm long. Also, because of the size of the laser spot used to program the fuses, laser blown fuse links must be spaced some distance apart (approximately 10 μm) and, in some instances, guard structures must be placed between fuses to prevent damage to adjacent fuses.




Typically, state of the art electrically blown fusible links, must not melt at normal operating current/voltage chip conditions to avoid inadvertently blown fuses. So, state of the art electrically programmed fuses require relatively large currents to open the fuse link. Therefore, higher current/voltage levels are supplied, typically, by external sources to program electrically blown fuses.




One way of facilitating melting fuse links is to provide a resistive heat source under the fusible link. See, for example, U.S. Pat. No. 4,814,853 entitled “Semiconductor Device With Programmable Fuse” to Uchida. Uchida teaches placing a fusible link on a thin insulator above a resistive wire. The resistive wire heats the fusible link to near its melting point and current passing through the link opens it. Unfortunately, Uchida requires that two sets of wires be provided to each fusible link, one for the fusible link and the other for the heater. Also, some of the heat generated in the resistive wire is partially thermally insulated by the insulating film which dissipates into the chip below it.




Consequently, state of the art fusible link structures currently use a significant amount of chip surface area. Space is also required to provide clearance for the physical disruption of the link and its surrounding area that may occur when the fusible link is blown. Thus, the area above and around the fusible link must be kept clear. There is a limit to wiring that can occur under the fusible link as well. As circuit density increases and chip sizes decreases, the area occupied by large fusible links remains a problem.




Thus, there is a need for a very small and compact fusible link that uses less chip surface space.




SUMMARY OF THE INVENTION




It is a purpose of the invention to provide an electrically fusible link that is small in size;




It is another purpose of the present invention to allow more and/or denser arrangements of fusible links;




It is yet another purpose of the present invention to reduce the current/voltage required to fuse fusible links.




The present invention is an electrically programmed fuse and the method of manufacture thereof. The preferred fuse structure includes a high melting point heater element in series with a low melting point fusible link. The heater element has a higher resistivity and larger cross-sectional area than the fusible link in order to withstand heat that the heater element generates to bring the fusible link to its melting point, with a thermal mass of the heater element being sufficient to melt the fusible link. The fuse may be formed on or in the surface of an integrated circuit (IC) chip. Preferred fuse dimensions (width and length) are each between 0.1 and 1 micron.











BRIEF DESCRIPTION OF THE DRAWINGS




The foregoing and other objects, aspects and advantages will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawings, in which:





FIGS. 1A-E

show the steps of a first preferred embodiment method of forming fuses through a cross-sectional area of a semiconductor chip;





FIGS. 2A-E

show a top view of the steps of the first preferred embodiment method of forming fuses at each of the steps of

FIGS. 1A-E

;





FIGS. 3A-E

show the steps of a second preferred embodiment method of forming fuses through a cross-sectional area of a semiconductor chip;





FIGS. 4A-E

show a top view of the steps of the second preferred embodiment method of forming fuses at each of the steps of

FIGS. 3A-E

;





FIGS. 5A-C

show the steps of a third preferred embodiment method of forming fuses through a cross-sectional area of a semiconductor chip;





FIGS. 6A-C

show a top view of the steps of the third preferred embodiment method of forming fuses at each of the steps of

FIGS. 5A-C

;





FIGS. 7A-B

show a first variation of the preferred embodiment fuse;





FIGS. 8A-B

show a second variation of the preferred embodiment fuse;





FIGS. 9A-B

show a third variation of the preferred embodiment fuse;





FIGS. 10A-B

show a fourth variation of the preferred embodiment fuse;





FIGS. 11A-D

show the steps of an alternate embodiment method of forming fuses through a cross-sectional area of a semiconductor chip; and





FIGS. 12A-D

show a top view of the steps of the alternate embodiment method of forming fuses at each of the steps of FIGS.


11


A-D.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS OF THE INVENTION




Referring now to the drawings, and more particularly to

FIGS. 1A-E

which show the steps of a first preferred embodiment method of forming fuses through a cross-sectional area of a semiconductor chip.

FIGS. 2A-E

show a top view of the steps of the first preferred embodiment method of forming fuses at each of the steps of

FIGS. 1A-E

.




First, in

FIGS. 1A and 2A

an oxide surface layer


100


is recessed and metal contacts


102


are formed in the recessed surface. Preferably, the metal contacts


102


are copper, aluminum, tungsten or, composite films of Ti/AlCu, Ti/TiN/AICu or any suitable metal or metal alloy. Next, in

FIGS. 1B and 2B

trenches


104


are formed in oxide surface layer


100


between two contacts


102


, spaced apart by 0.1-1.0 μm of oxide. In

FIGS. 1C and 2C

, trenches


104


are filled with resistive element


106


, and in

FIGS. 1D and 2D

a second trench


108


, preferably as deep as trenches


104


(0.5-2.0 μm) is formed between the resistive elements


106


. Finally, in

FIGS. 1E

and


2


E fuse material


110


is deposited into the second trench


108


.




The volume of the preferred fusible element


110


is minimized, while its contact area with the resistive element is maximized. The preferred width and length of the fusible link in

FIG. 2E

is between 0.1-0.0 μm. When passing current through the preferred fusible link, most heat generated in resistive heating elements


106


is thermally insulated from other structures and so, dissipates into the fusible links


110


and the contacts


102


, which have a high thermal mass compared to the fusible links


110


. Consequently, the fusible link's temperature will be higher than the contacts


102


or the resistive heating elements


106


.




Preferably, the resistive element


106


(or heater element) of the fusible link has a high melting point and a high resistivity. The resistive element


106


generates heat easily but does not dissipate heat by changing states, i.e., by melting. Therefore, energy so generated transfers to the fusible element


110


sandwiched between and in contact with heating elements


106


. Thus, the preferred fusible element


110


is selected to have a comparatively low melting point. Also, the preferred fusible element


110


has a comparatively high resistivity, although a low resistivity is acceptable.




Suitable preferred resistive element


106


materials include:

















Material




Melting Point




Resistivity Ω-cm











Tantalum




2996° C.




  13 × 10


−6








Titanium




1800° C.






Tungsten




3370° C.




  5 × 10


−6








Titanium Nitride




2930° C.




21.7 × 10


−6








Tantalum Nitride




3090° C.




 135 × 10


−6








Titanium Silicide




1540° C.




 123 × 10


−6








Titanium Silicide




2050° C.




  33 × 10


−6








Doped Polysilicon




1420° C.




  1 × 10


−4


Intrinsic








  1 × 10


2


@ l0


14


atm/cm


3










  1 @10


16


atm/cm


3










  1 × 10


−2 @ 10




18


atm/cm


3










  1 × 10


−4 @ l0




21


atm/cm


3
















Suitable preferred fusible link


110


materials include:




















Material




Melting Point




Resistivity Ω-cm













Copper




1083° C.




2 × 10


−6









Aluminum




 660° C.




2.8 × 10


−6









Bismuth




 271° C.




120 × 10


−6









Indium




 156° C.




8 × 10


−6









Tin




 231° C.




11.5 × 10


−6

















Preferably, materials with a melting point that falls between characteristically low melting point (IMP) and high melting point (HMP) materials may be used either for the heater elements


106


or the fusible link


110


, depending upon the material composition of the other element. For example, lightly doped or intrinsic polycrystalline silicon (poly-Si) may be used as the HMP heater element


106


when combined with a fusible link


110


of an LMP metal such as tin. Alternatively, more heavily doped poly-Si can be used as the fusible link


110


in combination with a heater element


106


of tungsten.





FIGS. 3A-E

show the steps of a second preferred embodiment method of forming fuses through a cross-sectional area of a semiconductor chip.

FIGS. 4A-E

show the steps of the second preferred embodiment method of forming fuses at each of the steps of

FIGS. 3A-E

. The second preferred method is essentially the same as the first except that the fusible element


110


is formed immediately after forming contacts


102


, instead of last. Thus,

FIGS. 3B-C

and


4


B-C correspond to

FIGS. 1D-E

and


2


D-E, respectively, and

FIGS. 3D-E

and


4


D-E correspond to

FIGS. 1B-C

and


2


B-C, respectively. The second preferred method provides better dimensional control for the fusible link


110


.




Alternatively, the fusible link of either embodiment may be of the same material as the contact


102


. Thus, for example, both may be copper.





FIGS. 5A-C

show the steps of a third preferred embodiment method of forming fuses through a cross-sectional area of a semiconductor chip.

FIGS. 6A-C

show the steps of the second preferred embodiment method of forming fuses at each of the steps of

FIGS. 5A-C

. In this embodiment, the contacts


102


′ are extended and also act as a resistive element, eliminating the requirement for a separate resistive heating elements


106


of the first two preferred embodiments. For this preferred embodiment, it is critical for the contact/resistive element


102


′ to have a melting point much higher than the fusible link


110


material. The preferred fusible link


110


material for this embodiment is bismuth, which has high resistivity and a low melting point compared to other materials.





FIGS. 7A-B

,


8


A-B,


9


A-B and


10


A-B show two variations on fusible links made according to the first two preferred embodiments. In these variations, the size ratio of the resistive elements


106


,


106


′,


106


″ and


106


″′ to the fusible element


110


′,


110


,


110


″ and


110


″′, respectively, is maintained or increased. Thus, in

FIGS. 7A-B

, the depth of the fusible link


110


′ is reduced and in

FIGS. 8A-B

resistive elements


106


′ are extended. In

FIGS. 9A-B

, the depth of both the resistive elements


106


″ and the fusible link


110


″ is reduced to reduce the possibility of damage to underlying structures during programming. In

FIGS. 10A-B

, the location of heater element


106


″′ is swapped with and surrounded by two fusible links


110


″′.





FIGS. 11A-D

show the steps of an alternate embodiment method of forming fuses through a cross-sectional area of a semiconductor chip.

FIGS. 12A-D

show the steps of the alternate embodiment method of forming fuses at each of the steps of

FIGS. 11A-D

. In this embodiment, in

FIGS. 11A and 12A

contacts


122


are formed in an oxide layer


120


. In

FIGS. 11B and 12B

, a strip of resistive material


124


is formed on the oxide layer


120


spanning oxide between the metal contacts


122


. In

FIGS. 11C and 12C

a gap


126


is formed in the resistive strip


124


. Finally, in

FIGS. 11D and 12D

, a fusible element


128


is formed over the gap


126


on the oxide layer


120


between resistive element segments


130


. In this embodiment, it is preferable that the fusible element be thin as well as narrow. The preferred fusible link's width and thickness is between 0.1-2.0 μm and most preferably, 0.1-0.5 μm.




While the invention has been described in terms of preferred embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.



Claims
  • 1. A method of forming fusible links comprising the steps of:a) forming a pair of metal contacts in a surface layer of dielectric material; and b) forming a fusible element between and electrically connected to said metal contacts by forming trenches between said metal contacts and filling respective trenches with fusible material and resistive material to connect said metal contacts, said resistive material forming a heater.
  • 2. The method of claim 1 wherein the step (b) of forming the fusible element comprises:1) etching a trench in said surface between said contacts; and, 2) filling said etched trench with fusible material.
  • 3. The method of claim 2 wherein the step (1) of etching the trench exposes a portion of said contacts.
  • 4. The method of claim 1 wherein the step (b) of forming the fusible element comprises:1) etching trenches in said surface at said contacts to expose a portion of said contacts; 2) filling said trenches with resistive material; 3) etching a trench between said contacts such that opposing trench walls are of said resistive material; and, 4) filling said etched trench with fusible material.
  • 5. The method of claim 1 wherein the step (b) of forming the fusible element comprises:1) etching a trench in said surface between said contacts; 2) filling said trench with fusible material; 3) etching second trenches between said fusible material and said contacts such that said fusible material is exposed in one trench wall and one of said contacts is exposed in an opposing trench wall; and, 4) filling said second etched trenches with resistive material.
  • 6. A method of forming fusible links comprising the steps of:a) forming a pair of metal contacts in a surface layer of dielectric material; and b) forming a fusible element between and electrically connected to said metal contacts by 1.) forming a strip of resistive material on said surface adjacent, between and in contact with said metal contacts; 2.) etching a gap in said strip; and 3.) forming a strip of fusible material spanning said gap.
  • 7. A method of forming fusible links comprising the steps of:a) forming resistive elements at a pair of contacts; and b) forming a fusible element between said resistive elements, said fusible element having a melting point below that of said resistive elements such that a current between said metal contacts passing through a first of said resistive elements, through said fusible element and through a second of said resistive elements raises the temperature of said fusible element to said melting point of said fusible element.
  • 8. The method of claim 7, wherein the pair of metal contacts are in a surface of an insulator.
  • 9. The method of claim 8 wherein the step (a) of forming resistive elements comprises:1) etching trenches in said surface adjacent said metal contacts, a side of each of said metal contacts being exposed in one of said trenches; and 2) filling said etched trenches with resistive material.
  • 10. The method of claim 9 wherein the resistive element material is selected from the group consisting of tantalum, titanium, tungsten, titanium nitride, titanium silicide and doped polysilicon.
  • 11. The method of claim 8 wherein the step (b) of forming fusible elements comprises:1) etching trenches in said surface to expose a portion of said resistive elements; and, 2) filling said etched trenches with fusible material.
  • 12. The method of claim 11 wherein the fusible link material is selected from the group consisting of copper, aluminum, bismuth, indium and Tin.
  • 13. The method of claim 8 wherein the step (a) of forming resistive elements comprises:1) forming a strip of resistive material on said surface adjacent, between and in contact with said metal contacts; and 2) etching a gap in said strip.
  • 14. The method of claim 13 wherein the step (b) of forming fusible elements comprises forming a strip of fusible material spanning said gap.
US Referenced Citations (20)
Number Name Date Kind
3619725 Soden et al. Nov 1971
3881241 Masuda et al. May 1975
4042950 Price Aug 1977
4135295 Price Jan 1979
4198744 Nicolay Apr 1980
4460914 te Velde et al. Jul 1984
4682204 Shiozaki et al. Jul 1987
4796075 Whitten Jan 1989
4814853 Uchida Mar 1989
4873506 Gurevich Oct 1989
5256899 Rangappan Oct 1993
5389814 Srikrisnan Feb 1995
5420455 Gilmour et al. May 1995
5444287 Bezama et al. Aug 1995
5585663 Bezama et al. Dec 1996
5618750 Fukuhara et al. Apr 1997
5621375 Gurevich Apr 1997
5625218 Yamadera et al. Apr 1997
5627400 Koga May 1997
5963825 Lee et al. Oct 1999
Non-Patent Literature Citations (1)
Entry
IBM Technical Disclosure Bulletin, vol. 29 No. 3 Aug. 1986, pp. 1291-1292.