This application claims the priority benefit of Taiwanese application serial no. 109137406, filed on Oct. 28, 2020. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The disclosure relates to a semiconductor device; particularly, the disclosure relates to a micro light-emitting device and a micro light-emitting device display apparatus.
Light-emitting devices, such as a light-emitting diode (LED), emit light through driving the light-emitting layer of the light-emitting diode by an electric current. At the current stage, the light-emitting diode still faces many technical challenges, and one of them is the efficiency droop effect of the light-emitting diode. Specifically, when the light-emitting diode is driven within an operating range of current density, it corresponds to a peak value of the external quantum efficiency (EQE). As the current density of the light-emitting diode continues to increase, the external quantum efficiency will decrease, and this phenomenon is the efficiency droop effect of the light-emitting diode.
Currently, when manufacturing the micro light-emitting diode (micro LED), an etching process is adopted for procedures such as mesa and isolation. However, during the etching process, sidewalls of the micro light-emitting diode may be damaged. When the size of the micro light-emitting diode is less than 50 micrometers (μm), the proportion of carriers flowing through the sidewall increases as the surface area of the sidewall accounts for an increasing proportion of the overall surface area of the epitaxial structure, which thereby affects the micro light-emitting diode, and results in a substantial decrease in the external quantum efficiency.
The disclosure provides a micro light-emitting device that improves the quantum efficiency.
The disclosure also provides a micro light-emitting device display apparatus, including the above-mentioned micro light-emitting device and has better display quality.
The micro light-emitting device of the disclosure includes an epitaxial structure, a first electrode, and a second electrode. The epitaxial structure includes a first-type semiconductor layer, a light-emitting layer, and a second-type semiconductor layer. The light-emitting layer is located between the first-type semiconductor layer and the second-type semiconductor layer. The first-type semiconductor layer includes a first portion and a second portion connected to each other. A distance is present between an edge of the first portion and an edge of the second portion. A bottom area of the first portion is smaller than a top area of the second portion. The first electrode is disposed on the epitaxial structure and located on the first portion of the first-type semiconductor layer. The second electrode is disposed on the epitaxial structure.
In an embodiment of the disclosure, in the first-type semiconductor layer, a resistance value of the first portion is greater than a resistance value of the second portion.
In an embodiment of the disclosure, a resistance value of an overlapping region between the second portion and the first portion is smaller than a resistance value of a non-overlapping region between the second portion and the first portion.
In an embodiment of the disclosure, in the first-type semiconductor layer, the first portion is of a first thickness, and the second portion is of a second thickness. A ratio of the second thickness to the first thickness is between 0.1 and 0.5.
In an embodiment of the disclosure, the second thickness of the second portion is between 0.1 μm and 0.5 μm.
In an embodiment of the disclosure, a ratio of the bottom area of the first portion to a bottom area of the first-type semiconductor layer is between 0.8 and 0.98.
In an embodiment of the disclosure, the distance is between 0.5 μm and 5 μm.
In an embodiment of the disclosure, a length of the epitaxial structure is less than or equal to 50 μm.
In an embodiment of the disclosure, a ratio of a surface area of a side surface of the epitaxial structure to a surface area of the epitaxial structure is greater than or equal to 0.01.
In an embodiment of the disclosure, a cross-sectional shape of the first portion of the first-type semiconductor layer is a trapezoid. A cross-sectional shape of the second portion of the first-type semiconductor layer, the light-emitting layer, and the second-type semiconductor layer that are stacked is a trapezoid.
In an embodiment of the disclosure, a side surface of the light-emitting layer is coplanar with a side surface of the second portion of the first-type semiconductor layer.
In an embodiment of the disclosure, the first-type semiconductor layer has a connecting surface between the first portion and the second portion. An angle between the connecting surface and a side surface of the first portion is between 30 degrees and 80 degrees.
In an embodiment of the disclosure, the second-type semiconductor layer has a bottom surface relatively away from the light-emitting layer. An angle between the bottom surface and a side surface of the second-type semiconductor layer is between 30 degrees and 80 degrees.
In an embodiment of the disclosure, a ratio of a thickness of the first portion of the first-type semiconductor layer to a thickness of the epitaxial structure is between 0.05 and 0.4. A ratio of a side surface area of the first portion to a side surface area of the epitaxial structure is between 0.2 and 0.8.
In an embodiment of the disclosure, an orthogonal projection of the first electrode on the first-type semiconductor layer is located within the first portion.
In an embodiment of the disclosure, the first-type semiconductor layer is a P-type semiconductor layer, and the second-type semiconductor layer is an N-type semiconductor layer.
In an embodiment of the disclosure, the first electrode and the second electrode are respectively located on two opposite sides of the epitaxial structure.
In an embodiment of the disclosure, the second-type semiconductor layer comprises a third portion and a fourth portion connected to each other. A cross-sectional shape of the first portion of the first-type semiconductor layer is a trapezoid. A cross-sectional shape of the second portion of the first-type semiconductor layer, the light-emitting layer, and the third portion of the second-type semiconductor layer that are stacked is a trapezoid. A cross-sectional shape of the fourth portion of the second-type semiconductor layer is a trapezoid.
In an embodiment of the disclosure, the micro light-emitting device further includes an isolating layer. The isolating layer extends to cover a peripheral surface of the first-type semiconductor layer and a peripheral surface of the light-emitting layer. The second electrode is connected to the second-type semiconductor layer and extends from the second-type semiconductor layer along a side surface of the epitaxial structure to cover the isolating layer. One end of the second electrode and the first electrode are located on the same side of the epitaxial structure.
In an embodiment of the disclosure, the epitaxial structure further includes a through hole. The through hole penetrates the first-type semiconductor layer, the light-emitting layer, and part of the second-type semiconductor layer. The micro light-emitting device further includes an isolating layer. The isolating layer is disposed on the first portion of the first-type semiconductor layer together with the first electrode and extends to cover an inner wall of the through hole and a peripheral surface of the epitaxial structure. The first electrode and the second electrode are located on the first portion of the first-type semiconductor layer. The second electrode extends into the through hole and is electrically connected to the second-type semiconductor layer.
In an embodiment of the disclosure, the micro light-emitting device further includes a current regulating layer. The current regulating layer is disposed within the second portion of the first-type semiconductor layer. The current regulating layer extends from a peripheral surface of the second portion toward an inside of the first-type semiconductor layer.
In an embodiment of the disclosure, the micro light-emitting device further includes an ohmic contact layer. The ohmic contact layer is disposed between the first portion of the first-type semiconductor layer and the first electrode.
In an embodiment of the disclosure, the micro light-emitting device further includes an isolating layer. The isolating layer is disposed on the first portion of the first-type semiconductor layer together with the first electrode, exposes part of the first portion, and extends to cover a peripheral surface of the epitaxial structure.
The micro light-emitting device display apparatus of the disclosure includes a driving substrate and a plurality of micro light-emitting devices. The micro light-emitting devices are separately disposed on the driving substrate and electrically connected to the driving substrate. The micro light-emitting device includes an epitaxial structure, a first electrode, and a second electrode. The epitaxial structure includes a first-type semiconductor layer, a light-emitting layer, and a second-type semiconductor layer. The light-emitting layer is located between the first-type semiconductor layer and the second-type semiconductor layer. The first-type semiconductor layer includes a first portion and a second portion connected to each other. A distance is present between an edge of the first portion and an edge of the second portion. The second portion is located between the first portion and the light-emitting layer. The first electrode is disposed on the epitaxial structure and located on the first portion of the first-type semiconductor layer. The second electrode is disposed on the epitaxial structure.
Based on the foregoing, in the design of the micro light-emitting device of the disclosure, the first-type semiconductor layer includes the first portion and the second portion that are connected to each other, a distance is present between the edge of the first portion and the edge of the second portion, and the bottom area of the first portion is smaller than the top area of the second portion. With this design, the thickness of the peripheral edge of the first-type semiconductor layer may be reduced to increase the thin film resistance around part of the first-type semiconductor layer, thereby reducing the proportion of the first-type semiconductor carriers moving toward the sidewall. In this way, the quantum efficiency of the micro light-emitting device of the disclosure may be improved, and the micro light-emitting device display apparatus adopting the micro light-emitting device of the disclosure may have better display quality.
To make the aforementioned more comprehensible, several embodiments accompanied with drawings are described in detail as follows.
The accompanying drawings are included to provide a further understanding of the disclosure, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
With reference to
To be specific, with reference to
To be specific, in the first-type semiconductor layer 112a of this embodiment, a resistance value of the first portion 113 is greater than a resistance value of the second portion 115. A resistance value of an overlapping region between the second portion 115 and the first portion 113 is smaller than a resistance value of a non-overlapping region between the second portion 115 and the first portion 113. That is to say, as shown in
With reference to
In terms of area ratio, a ratio of the bottom area E1 of the first portion 113 of the first-type semiconductor layer 112a to a bottom area E3 (i.e., a bottom area of the second portion 115) of the first-type semiconductor layer 112a is, for example, between 0.8 and 0.98. Furthermore, a ratio of a surface area of a side surface S of the epitaxial structure 110a to a surface area of the epitaxial structure 110a is, for example, greater than or equal to 0.01. Herein, a length of the epitaxial structure 110a is, for example, less than or equal to 50 μm. Moreover, in this embodiment, the distance G1 between the edge of the first portion 113 and the edge of the second portion 115 is, for example, between 0.5 μm and 5 μm. If the distance G1 is too large (i.e., greater than 5 μm), this will affect a light-emitting area of the light-emitting layer 114. Besides, a ratio of the first thickness T1 of the first portion 113 of the first-type semiconductor layer 112a to a thickness T of the epitaxial structure 110a is, for example, between 0.05 and 0.4. Through the above-mentioned ratio range, the thickness of the first portion 113 is controlled in an appropriate range, which reduces the likelihood of carriers escaping from the sidewall of the first portion 113 since the sidewall is too long, or reduces the difficulty or failure rate, among others, of the process increased due to the thickness being too small. In one embodiment, the thickness T of the epitaxial structure 110a is, for example, 3 μm to 8 μm, and the thickness (i.e., the first thickness T1 plus the second thickness T2) of the first-type semiconductor layer 112a is, for example, 0.5 μm to 1 μm. A ratio of a side surface area of the first portion 113 of the first-type semiconductor layer 112a to a side surface area of the epitaxial structure 110a is, for example, between 0.2 and 0.8. As the ratio of the side surface area of the first portion 113 is within the above-mentioned ratio range, the light-emitting area of the first-type semiconductor layer 112a and the thin film resistance effect may both be attended to. That is, this ensures a relatively large area in which the carriers pass through the light-emitting layer 114, and maintains the distance G1 between the first portion 113 and the second portion 115, so that the resistance difference between the layers is not reduced due to the distance G1 being too short.
With reference to
Moreover, the first-type semiconductor layer 112a has a connecting surface C1 between the first portion 113 and the second portion 115, and an angle A1 between the connecting surface C1 and a side surface C2 of the first portion 113 is, for example, between 30 degrees and 80 degrees. On the other hand, the second-type semiconductor layer 116 has a bottom surface B1 relatively away from the light-emitting layer 114, and an angle A2 between the bottom surface B1 and a side surface B2 of the second-type semiconductor layer 116 is, for example, 30 degrees to 80 degrees. That is, the angle of the trapezoid is, for example, between 30 degrees and 80 degrees.
In addition, with reference to
Briefly speaking, in the first-type semiconductor layer 112a of this embodiment, since the distance G1 is present between the edge of the first portion 113 and the edge of the second portion 115, the thickness of the peripheral edge of the first-type semiconductor layer 112a may be reduced to increase the thin film resistance around part of the first-type semiconductor layer 112a, thereby reducing the proportion of the first-type semiconductor carriers moving toward the sidewall. In this way, the quantum efficiency of the micro light-emitting device 100a of this embodiment may be improved, and the micro light-emitting device display apparatus 10 adopting the micro light-emitting device 100a of this embodiment may have better display quality.
It should be noted herein that the reference numerals and part of the content of the above embodiment remain to be used in the following embodiments, the same or similar reference numerals are adopted to represent the same or similar elements, and the description of the same technical content is omitted. Reference may be made to the above embodiment for the description of the omitted part, which will not be repeated in the following embodiments.
With reference to
With reference to
In summary of the foregoing, in the design of the micro light-emitting device of the disclosure, the first-type semiconductor layer includes the first portion and the second portion that are connected to each other, and a distance is present between the edge of the first portion and the edge of the second portion. With this design, the thickness of the peripheral edge of the first-type semiconductor layer may be reduced to increase the thin film resistance around part of the first-type semiconductor layer, thereby reducing the proportion of the first-type semiconductor carriers moving toward the sidewall. In this way, the quantum efficiency of the micro light-emitting device of the disclosure may be improved, and the micro light-emitting device display apparatus adopting the micro light-emitting device of the disclosure may have better display quality.
It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the disclosure covers modifications and variations provided that they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
109137406 | Oct 2020 | TW | national |