Claims
- 1. A semiconductor integrated circuit device formed on a single chip comprising:an external terminal which is supplied with a single power supply voltage which is in a range from a first voltage to a second voltage lower than said first voltage; a plurality of word lines, a plurality of memory cells, each of which has a floating gate and a threshold voltage corresponding to data and each of which is coupled to a corresponding word line of said plurality of word lines; and an internal voltage generating circuit which is supplied with said single power supply voltage and which has a voltage clamp circuit and a boosting circuit, wherein said voltage clamp circuit clamps said single power supply voltage, and generates a first clamp voltage and a second clamp voltage from said single power supply voltage, wherein said first clamp voltage is supplied to a word line of said plurality of word lines and said second clamp voltage is supplied to said boosting circuit, and wherein said second clamp voltage is lower than said second voltage.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said first clamp voltage is formed to be used as a read voltage for reading data of a memory cell of said plurality of memory cells, and wherein said second clamp voltage is formed to be used as an operation voltage for generating a boost voltage for programming and erasing data of a memory cell of said plurality of memory cells.
- 3. A semiconductor integrated circuit device according to claim 2, wherein said boosting circuit boosts said second clamp voltage to a positive and a negative high voltage.
- 4. A semiconductor integrated circuit device according to claim 3, wherein said voltage clamp circuit includes:a reference voltage generating circuit which generates a reference voltage from said single power supply voltage, a first constant voltage generating circuit which generates a voltage based on said reference voltage generated from said reference voltage generating circuit, a second constant voltage generating circuit which generates said second clamp voltage based on said voltage generated from said first constant voltage generating circuit.
- 5. A semiconductor integrated circuit device according to claim 4, wherein said second constant voltage generating circuit generates a read voltage in said range from said first voltage to said second voltage in accordance with a select signal.
- 6. A semiconductor integrated circuit device according to claim 3, further comprising a CPU which instructs a read operation, a program operation and an erase operation for a memory cell in said plurality of memory cells.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/397,851 filed on Sep. 17, 1999 now U.S. Pat. No. 6,154,412; which is a continuation of application Ser. No. 09/016,300 filed on Jan. 30, 1998 (now U.S. Pat. No. 5,991,221), the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (7)
Number |
Name |
Date |
Kind |
4229667 |
Heimbigner et al. |
Oct 1980 |
|
5444664 |
Kuroda et al. |
Aug 1995 |
|
5537073 |
Arimoto |
Jul 1996 |
|
5561627 |
Matsubara et al. |
Oct 1996 |
|
5644539 |
Yamagami et al. |
Jul 1997 |
|
5991221 |
Ishikawa et al. |
Nov 1999 |
|
6154412 |
Ishikawa et al. |
Nov 2000 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
2-307259 |
Dec 1990 |
JP |
8-18408 |
Jan 1996 |
JP |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/397851 |
Sep 1999 |
US |
Child |
09/694487 |
|
US |
Parent |
09/016300 |
Jan 1998 |
US |
Child |
09/397851 |
|
US |