Claims
- 1. A microcomputer, comprising:
- a test mode setting circuit including means for receiving an external test mode control signal, said test mode setting circuit generating an address setting control signal upon receipt of said test mode control signal; and
- memory means coupled to said test mode setting circuit, said memory means including
- a first memory having storage locations therein for storing security information, and
- a second memory having stored therein a test program for execution by a program executing means coupled to said memory means, said test program including a test routine and a first destruction routine, said test program including instructions to the program executing means to erase the security information stored in said first memory in accordance with said first destruction routine when said address setting control signal is received by said memory means, and then to run said test routine to test said storage locations.
- 2. A microcomputer according to claim 1, wherein the microcomputer is formed on a single chip.
- 3. A microcomputer according to claim 1, wherein said first destruction routine instructs the program executing means to set all of said storage locations at a predetermined value.
- 4. A microcomputer according to claim 1, wherein said test program includes a second destruction routine which instructs the program executing means to erase any information stored in said storage locations after the program executing means runs said test routine.
- 5. A microcomputer according to claim 4, wherein said first destruction routine instructs the program executing means to set all of said storage locations at a predetermined value.
- 6. A microcomputer, comprising:
- a test mode setting circuit including means for receiving an external test mode control signal, said test mode setting circuit generating an address setting control signal upon receipt of said test mode control signal;
- memory means coupled to said test mode setting circuit, said memory means including
- a first memory having storage locations therein for storing security information, and
- a second memory having stored therein a test routine and a first destruction routine; and
- program executing means coupled to said memory means, said program executing means erasing the security information stored in said first memory in accordance with said destruction routine when said address setting control signal is received by said memory means, said program executing means then running said test routine to test said storage locations.
- 7. A microcomputer according to claim 6, wherein the microcomputer is formed on a single chip.
- 8. A microcomputer according to claim 6, wherein said first destruction routine instructs said program executing means to set all of said storage locations at a predetermined value.
- 9. A microcomputer according to claim 6, wherein said test program includes a second destruction routine which instructs said program executing means to erase any information stored in said storage locations after said program executing means runs said test routine.
- 10. A microcomputer according to claim 9, wherein said first destruction routine instructs said program executing means to set all of said storage locations at a predetermined value.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-265375 |
Nov 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/117,846, filed Nov. 9th, 1987, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
153240 |
Sep 1984 |
JPX |
2092338A |
Aug 1982 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
117846 |
Nov 1987 |
|