European Search Report dated May 27, 1997. |
Jouppi et al., "Designing, Packaging, and Testing a 300-MHz, 115W ECL Microprocessor", 8207 IEEE Micro, Apr. 14, 1994, No. 2., pp. 50-58. |
Joe Brewer et al., "A Single-Chip Digital Signal Processing Subsystem", Proceedings of the Annual International Conference on Wafer Scale Integration, Jan. 19-21, 1994, pp. 265-272. |
"MCS-96 8X9X Architectural Overview", 1991, Intel 16 Bit Embedded Controller Handbook. |
"A Concurrent Operating CDRAM for Low Cost Multi-Media," by Akira Yamazaki et al., Mitsubishi Electric Engineering Co., Ltd., pp. 61-62. |
PRAM: Parallel Processing Random Access Memory & Practical Parallel Random Access Machine, by Kazuaki Murakami et al., Department of Information Systems, Interdisciplinary Graduate School of Engineering Sciences, Kyushu University. |
"A 100 MHz 4Mb Cache DRAM with Fast Copy-Back scheme," by K. Dosaka et al., Mitsubishi Electric Engineering Corp. pp. 27-34. |
"A 100-MHz 4-Mb Cache DRAM with Fast Copy-Back Scheme," by Katusmi Dosaka et al., IEEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov. 1992. |
"A Cache DRAM for Graphic Application" by Akira Yamazaki et al., The Institute of Electronics, Information and Communication Engineers. |
M16/10 Group, Users Manual, Mitsubishi Electric Corporation, 1995. |