Claims
- 1. A transducer apparatus comprising:
a single integrated circuit chip, said single integrated circuit chip including:
a plurality of acoustic transducers, each of the acoustic transducers capable of detecting an acoustic signal and generating an associated transducer signal, and including a first and second electrode with a void region disposed between the first and second electrode, and at least one signal line associated with one of the first and second electrodes; and a plurality of amplifiers disposed below the plurality of acoustic transducers, each of the plurality of amplifiers coupled to one of the signal lines associated with one of the plurality of acoustic transducers and capable of amplifying the associated transducer signal to obtain an amplified transducer signal on an amplifier output signal line.
- 2. A transducer apparatus according to claim 1, wherein each of the plurality of amplifiers are disposed directly below the acoustic transducer to which that amplifier is coupled.
- 3. A transducer apparatus according to claim 1, wherein each of the plurality of transducers has associated a second signal line, and each of the plurality of amplifiers is coupled to the second signal line.
- 4. A transducer apparatus according to claim 1, wherein each of the plurality of acoustic transducers has a size of at least 2,500 um2.
- 5. A transducer apparatus according to claim 1 further including a plurality of switches disposed below the plurality of acoustic transducers, each of the plurality of switches coupled to one of the signal lines associated with one of the plurality of acoustic transducers and capable of controlling whether the acoustic transducer should connect with the amplifier to amplify the associated transducer signal that was detected or should operate to excite an acoustic wave according to a received excitation signal.
- 6. A transducer apparatus according to claim 5, wherein each of the plurality of switches is disposed directly below the acoustic transducer to which that switch is coupled.
- 7. A transducer apparatus according to claim 1 further including an analog multiplexor disposed below the plurality of acoustic transducers, the analog multiplexor halving a multiplexor output and a plurality of multiplexor inputs, each of the plurality of multiplexor inputs coupled to one of the signals lines, the multiplexor capable of receiving a control signal that allows for the electrical connection of a certain one of the plurality of multiplexor inputs with the multiplexor output.
- 8. A transducer apparatus according to claim 7 wherein there includes a plurality of analog multiplexors, such that the multiplexer inputs of each of said analog multiplexors is coupled to a different subset plurality of signal lines, such that said different subset plurality of signal lines comprise the plurality of signal lines associated with the plurality of acoustic transducers.
- 9. A transducer apparatus according to claim 7, wherein the analog multiplexor is not disposed directly below any of the plurality of acoustic transducers.
- 10. A transducer apparatus according to claim 1 further including a plurality of analog to digital converters disposed below the plurality of acoustic transducers, each of the plurality of analog to digital converters having an analog input line coupled to the amplifier output signal line and a digital output on which a digitized transducer signal is capable of being transmitted.
- 11. A transducer apparatus according to claim 10, wherein each of the plurality of analog to digital converters is disposed directly below the acoustic transducer to which that analog to digital converter is coupled.
- 12. A transducer apparatus according to claim 10 further including a memory, the memory coupled to each of the digital outputs and capable of storing the digitized transducer signals.
- 13. A transducer apparatus according to claim 12, wherein a portion of the memory is not disposed directly below any of the plurality of acoustic transducers.
- 14. A transducer apparatus according to claim 12 wherein the memory includes a plurality of local buffer memories, each local buffer memory associated with one of the plurality digital to analog converters and wherein each local memory is coupled to an associated one of the digital outputs.
- 15. A transducer apparatus according to claim 14, wherein each of the plurality of local buffer memories is disposed directly below the acoustic transducer to which that analog to digital converter is coupled.
- 16. An apparatus according to claim 1, further including a first ground plane, the first ground plane capable of providing a ground to each of the plurality of amplifiers.
- 17. An apparatus according to claim 16, further including a second ground plane, the second ground plane capable of providing a ground to a digital component.
- 18. An apparatus according to claim 17, wherein the digital component is a memory.
- 19. A transducer apparatus according to claim 10 further including a digital multiplexor disposed below the plurality of acoustic transducers, the digital multiplexor having a multiplexor output and a plurality of multiplexor inputs, each of the plurality of multiplexor inputs coupled to one of the digital outputs, the digital multiplexor capable of receiving a control signal that allows for the electrical connection of a certain one of the plurality of multiplexor inputs with the multiplexor output.
- 20 A transducer apparatus according to claim 19 wherein there includes a plurality of multiplexors, such that each of said multiplexors is coupled to a different subset plurality of digital outputs, such that said different subset plurality of digital outputs comprise the plurality of digital outputs associated with the plurality of acoustic transducers.
- 21. A method of making an integrated circuit chip having an array of transducers and other circuit components comprising the steps of:
forming the other circuit components on a semiconductor substrate using a fabrication process, the fabrication process using materials that may cause malfunction if subjected to temperatures over a predetermined maximum temperature for a period of time, said step of forming including forming interconnect points to which transducer interconnect lines can be subsequently connected; and forming the array of transducers over the other circuit components, the step of forming the array of transducers using another fabrication process that will prevent the previously formed other circuit components from being subjected to temperatures over the predetermined maximum temperature for the period of time, the step of forming the array of transducers including forming transducer interconnect lines that couple at least one electrode associated with each transducer to the interconnect points.
- 22. A method according to claim 21 wherein the fabrication process is a CMOS fabrication process.
- 23. A method according to claim 21 wherein the fabrication process is a bipolar fabrication process.
- 24. A method according to claim 21 wherein the other fabrication process uses aluminum to establish the electrodes and the transducer interconnect lines.
- 25. A method according to claim 21 wherein the other circuit components include switches and amplifiers.
- 26. A method according to claim 21 wherein the other circuit components include switches, amplifiers and multiplexors.
- 27. A method according to claim 21, wherein, after the step of forming the other circuit components and before the step of forming the array of transducers, is included the step of planarizing an insulative surface of the semiconductor.
- 28. A method according to claim 21 wherein a vertical dimension of the interconnect lines 230 is not greater than 5 times the horizontal dimension of the interconnect lines.
- 29. A transducer apparatus comprising:
a single integrated circuit chip, said single integrated circuit chip including:
an acoustic transducer capable of detecting an acoustic signal and generating an associated transducer signal, and including a first and second electrode with a void region disposed between the first and second electrode, and at least one signal line associated with one of the first and second electrodes; and an amplifier disposed below the acoustic transducer and coupled to the signal line associated with one of the acoustic transducer and capable of amplifying the associated transducer signal to obtain an amplified transducer signal on an amplifier output signal line.
- 30. A transducer apparatus according to claim 29, wherein the amplifier is disposed directly below the acoustic transducer to which that amplifier is coupled.
- 31. A transducer apparatus according to claim 29, wherein the transducer has associated a second signal line coupled to the second signal line.
- 32. A transducer apparatus according to claim 29, wherein the acoustic transducer has a diameter of at least about 0.7 millimeters.
- 33. A transducer apparatus according to claim 29 further including a switch disposed below the acoustic transducer and coupled to one of the signal lines associated with the acoustic transducer and capable of controlling whether the acoustic transducer should connect with the amplifier to amplify the associated transducer signal that was detected or should operate to excite an acoustic wave according to a received excitation signal.
- 34. A transducer apparatus according to claim 33, wherein the switch is disposed directly below the acoustic transducer.
- 35. A transducer apparatus according to claim 29 further including an analog to digital converter disposed below the acoustic transducer and having an analog input line coupled to the amplifier output signal line and a digital output on which a digitized transducer signal is capable of being transmitted.
- 36. A transducer apparatus according to claim 35, wherein the analog to digital converter is disposed directly below the acoustic transducer.
- 37. A transducer apparatus according to claim 36 further including a memory, the memory coupled to the digital output and capable of storing the digitized transducer signals.
- 38. An apparatus according to claim 29, further including a first ground plane, the first ground plane capable of providing a ground to the amplifier.
- 39. An apparatus according to claim 38, further including a second ground plane, the second ground plane capable of providing a ground to a digital component.
- 40. A method of making an integrated circuit chip having a transducer and another circuit component comprising the steps of:
forming the other circuit component on a semiconductor substrate using a fabrication process, the fabrication process using materials that may cause malfunction if subjected to temperatures over a predetermined maximum temperature for a period of time, said step of forming including forming at least one interconnect point to which at least one transducer interconnect line can be subsequently connected; and forming the transducer over the other circuit component, the step of forming the array of transducers using another fabrication process that will prevent the previously formed other circuit components from being subjected to temperatures over the predetermined maximum temperature for the period of time, the step of forming the transducer including forming at least one transducer interconnect line that couples to the at least one electrode associated with the transducer to the at least one interconnect point.
- 41. A method according to claim 40 wherein the fabrication process is a CMOS fabrication process.
- 42. A method according to claim 40 wherein the fabrication process is a bipolar fabrication process.
- 43. A method according to claim 40 wherein the other fabrication process uses aluminum to establish the electrodes and the transducer interconnect line.
- 44. A method according to claim 40 wherein the other circuit component includes a switch and an amplifier.
- 45. A method according to claim 40, wherein, after the step of forming the other circuit component and before the step of forming the transducer, is included the step of planarizing an insulative surface of the semiconductor.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a division of U.S. application Ser. No. 09/344,312 filed Jun. 24, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09344312 |
Jun 1999 |
US |
Child |
09823412 |
Mar 2001 |
US |