Not Applicable.
The present invention relates to microphones. More specifically, the present invention is directed to a biasing circuit utilized in an input buffer for a microphone.
Hearing aid performance continues to be enhanced by technological advances in audio signal processing capabilities, e.g. primarily via digital signal processing, environmental adaptation, programmability, and noise cancellation techniques. As part of these on-going advancement efforts, hearing aid manufacturers often request performance improvements from suppliers of microphone transducers.
One performance limitation of today's assisted-listening systems and/or devices, e.g., hearing aid—often associated with noise canceling directional hearing aids utilizing high performing miniature microphones—is caused by the substantial reduction of the impedance of the anti-parallel diode biasing circuitry commonly implemented at the input of the microphone buffer. The anti-parallel diode biasing circuitry coupled to the signal input of the microphone will effectively limit the transducer output to the turn-on voltage, Von, of the diodes, e.g., +/−0.3V, relative to the zero-bias potential.
Although diode biasing has been a major factor leading to significantly improved microphone noise performance, it has been noted that diode biasing also results in undesirable audible artifacts and performance degradation in directional hearing aids. Frequently, such performance degradation occurs under loud acoustic transient conditions, i.e., when the signal level voltage from the transducer would normally exceed Von.
Thus, an alternative input biasing configuration is desirable to adapt the microphone buffer to accommodate environmental conditions for alleviating these audible artifacts without compromising overall noise performance in the transducer.
One embodiment of the present invention is directed to an input buffer biasing circuit for a microphone assembly. The circuit comprises an input transistor being operably connected between an input and an output. A biasing circuit is operably connected to the input and the input transistor. A resistor is operably connected to the input transistor and the output. The resistor and the input transistor cooperate to provide a buffered version of a voltage signal received at the input to the output.
It is an object of the present invention to provide an input biasing circuit for a microphone buffer without requiring the use of large value, e.g., Giga-ohm, external resistors.
Another object of the present invention is to limit the impedance reduction and the amount of current flow through an input biasing circuit of an input buffer for an assisted-listening system and/or device, e.g., hearing aid.
Yet another object of the present invention is to provide the ability to completely integrate the current limiting circuitry of an input buffer onto an integrated circuit.
Another further object of the present invention is to reduce manufacturing costs, improve reliability, and improve hearing aid performance by reducing and/or eliminating the need to use large, external, discrete, components in a microphone input buffer for the hearing aid.
These and other aspects and attributes of the present invention will be discussed with reference to the following drawings and accompanying specification.
a depicts a prior art input buffer circuit for a microphone incorporating a commonly known input biasing technique utilizing anti-parallel input bias diodes to attain ultra-low noise circuit performance;
b depicts another prior art input buffer circuit for a microphone utilizing an externally connected Giga-ohm valued resistor to introduce a lower limit to the impedance of the input biasing circuitry;
c depicts an input buffer circuit for a microphone in accordance with one embodiment of the present invention;
a depicts one embodiment of a biasing circuit of the present invention;
b depicts another embodiment of a biasing circuit of the present invention;
a depicts a partial schematic drawing of one embodiment of the input buffer biasing circuit of the present invention utilizing the biasing circuit shown in
b depicts a partial schematic drawing of another embodiment of the input buffer biasing circuit of the present invention utilizing the biasing circuit shown in
While this invention is susceptible of embodiment in many different forms, there is shown in the drawings, and will be described herein in detail, specific embodiments thereof with the understanding that the present disclosure is to be considered as an exemplification of the principles of the invention and is not intended to limit the invention to the specific embodiments illustrated.
One known embodiment of an input buffer circuit for a microphone commonly utilized to obtain ultra-low noise circuit performance is shown in
An input buffer biasing circuit 10 of the present invention is illustrated in
The biasing circuit 18 DC biases the gate terminal of the input transistor 16. The input transistor 16 buffers the impedance between the high impedance of a transducer of an electret microphone (not shown) and the relatively lower impedance of a hearing aid circuit (not shown), e.g., amplifier, signal processor. The resistor 20 cooperates with the input transistor 16, preferably Depletion NMOS, to provide the desired amount of voltage signal, e.g., received from a transducer, to the hearing aid circuit.
a depicts one embodiment of the biasing circuit 18. A current limiter 22 is operably connected to a pair of diodes 24, 26. Each diode 24, 26 is operably connected in series to the current limiting device 22. The current limiting device 22 limits the amount of current flowing into and out of the biasing circuit 18 and through the diodes 24, 26. Without some means of limiting the current through the input biasing circuitry, increased current levels through the input biasing circuitry (resulting from an increase in the input signal voltage) will adversely affect the transient recovery characteristics of a completed microphone assembly, usually resulting in undesirable artificial acoustic sound artifacts.
One embodiment of the current limiter 22 capable of being utilized with the biasing circuit 18 of the present invention is depicted in
a also shows a pair of diodes 42, 44 that are parasitic structures in the physical implementation of the current limiting circuitry. The capacitance associated with these parasitic diodes 42, 44 are guarded-out by the PMOS buffer portion of the circuit.
The square law characteristic of the input transistor 16 for the input buffer 10 of the present invention is shown in
An alternative embodiment of the current limiter 22 capable of being utilized with the biasing circuit 18 of the present invention is depicted in
Although the utilization of impedance limiting in a biasing circuit for an input buffer has been previously known (see
The relationship between the output current, Iout, and the input voltage, Vin, for the biasing circuit 18 of the present invention and other known biasing circuits that incorporate anti-parallel diodes is shown in
From the foregoing, it will be observed that numerous variations and modifications may be effected without departing from the spirit and scope of the invention. It is to be understood that no limitation with respect to the specific apparatus illustrated herein is intended or should be inferred. It is, of course, intended to cover by the appended claims all such modifications as fall within the scope of the claims.
This application claims the benefit of U.S. Provisional Patent Application Ser. No. 60/372,547, entitled “Microphone Input Buffer Biasing Circuit,” filed Apr. 15, 2002. This application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3512100 | Killion et al. | May 1970 | A |
4151480 | Carlson et al. | Apr 1979 | A |
5083095 | Madaffari | Jan 1992 | A |
5097224 | Madaffari et al. | Mar 1992 | A |
5589799 | Madaffari et al. | Dec 1996 | A |
Number | Date | Country |
---|---|---|
0 880 225 | Nov 1998 | EP |
0 969 695 | Jan 2000 | EP |
1 061 427 | Dec 2000 | EP |
1 219 299 | Jan 1971 | GB |
Number | Date | Country | |
---|---|---|---|
20030194100 A1 | Oct 2003 | US |
Number | Date | Country | |
---|---|---|---|
60372547 | Apr 2002 | US |