MICROPOWER NEURAL AMPLIFIER WITH ADAPTIVE INPUT-REFERRED NOISE

Information

  • Patent Application
  • 20080290944
  • Publication Number
    20080290944
  • Date Filed
    May 27, 2008
    16 years ago
  • Date Published
    November 27, 2008
    16 years ago
Abstract
A micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays is provided. The micropower neural amplifier includes a low noise gain stage. The low noise gain stage is implemented using an amplifier and pseudoresistor elements.
Description
BACKGROUND OF THE INVENTION

The invention relates to the field of neural recording amplifier, and in particular to an ultra-low-power neural recording amplifier.


Large-scale chronic multi-electrode neural-recording systems are being built to enable us to understand how the brain works. With the help of such systems, a number of experiments have shown that it is possible to predict intended limb movements by simultaneously recording from many neurons, and interpreting their cortical activities. For example, brain-machine interfaces are being built to help a paralyzed patient move a computer cursor by thoughts alone. Portable, chronic use of such interfaces may eventually play an important role in treatment of paralyzed patients, and enable large-scale monitoring of the brain in experimental neuroscience.


One of the most important parts in the development of brain-machine interfaces is the neural signal amplifier. Neural signals from extracellular recording are very weak (typically between 10 μV and 500 μV). As a result, amplification is needed before such signals can be processed further. Next generation multi-electrode recording systems will be entirely implanted within the skull and incorporate a large number of neural amplifiers (on the order of 100-1000, one for every electrode). For such applications, ultra-low-power operation is very important to minimize heat dissipation in the brain, preserve long-battery life, and maximize the time between recharges. To get clean neural signal recordings, it is important that the input-referred noise of the amplifier be kept low. Practically, the input-referred noise of the amplifier should be kept below the background noise of the recording site (5 μV-10 μV). However, designers must address the tradeoff between low-noise and low-power designs of the amplifier. For an ideal thermal noise-limited amplifier with a constant bandwidth and supply voltage, the power of the amplifier scales as 1/υ2n where υn is the input-referred noise of the amplifier. This relationship shows the steep power cost of achieving low-noise performance in an amplifier.


Many designs of neural amplifiers have been reported in the literature. Most amplifiers consume power near 100 μW to achieve less than 10 μV Vrms input-referred noise for bandwidths of 5-10 kHz. The designs consume power near 100 μW to achieve about 8-9 μVrms input-referred noise with approximately 10 kHz of bandwidth. The design in [8] achieves an input-referred noise of 2.2 μV Vrms with 7.2 kHz of bandwidth while consuming 80 μW of power. If such amplifiers are to be used in a multi-electrode array, with a power near 100 μW per amplifier for most designs, the power required for the neural amplifiers can become the limiting factor for the whole multi-electrode system.


The best prior design presents many useful techniques for designing a neural amplifier: The use of an MOS-bipolar pseudoresistor element as a high-resistance element and on-chip AC-coupling capacitors enable the amplifier to reject large DC offsets at electrode-tissue interfaces while being able to pass the neural signals of interest. Since high-resistance elements can be implemented in a small area on chip, large off-chip components are not needed. The amplifier in uses a standard wide-output swing operational transconductance amplifier (OTA) with capacitive feedback to realize a gain of approximately 40 dB, and presents design techniques that minimize the input-referred noise of the amplifier by operating some devices of the OTA in strong inversion to minimize their noise contributions. Even though the latter design achieves a power-noise tradeoff near theoretical limit of its particular OTA topology, the topology used is not power-efficient since a large portion of the current in it is wasted in its current mirrors. The power efficiency of an amplifier can be greatly improved if a new OTA topology that makes efficient use of the supply current can be created.


SUMMARY OF THE INVENTION

According to one aspect of the invention, there is provided a micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays. The micropower neural amplifier includes a low noise gain stage, the low noise gain stage implemented using an amplifier and pseudoresistor elements. A band pass filter stage shapes a pass band of the amplifier.


According to another aspect of the invention, there is provided a micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays. The micropower neural amplifier includes a low noise gain stage. The low noise gain stage is implemented using an amplifier and pseudoresistor elements. The MOS-bipolar pseudoresistor element's noise being in the low frequencies, thereby allowing the low frequency noise to be filtered prior to pass band and does not appear in a frequency of interest. A band pass filter stage shapes a pass band of the amplifier.


According to another aspect of the invention, there is provided a micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays. The micropower neural amplifier includes a low noise gain stage. The low noise gain stage is implemented using an amplifier and pseudoresistor elements. The amplifier is implemented using a modified version of a standard folded-cascode topology. The modification involves biasing an operational transconductance amplifier such that only currents in transistors of a folded branch are only a fraction of the current in the input differential pair transistors. A band pass filter stage shapes a pass band of the amplifier.


According to another aspect of the invention, there is provided a method of forming a micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays. The method includes implementing a low noise gain stage using an amplifier and pseudoresistor elements. The pseudoresistor element's noise being in the low frequencies, thereby allowing the low frequency noise to be filtered prior to pass band and does not appear in a frequency of interest. Also, the method includes implementing a band pass filter stage shapes a pass band of the amplifier.


According to another aspect of the invention, there is provided a method of performing operations of a micropower neural amplifier with adaptive power biasing for use in multi-transconductance amplifier and pseudoresistor elements in a low noise gain stage. The pseudoresistor element's noise is in the low frequencies, thereby allowing the low frequency noise to be filtered prior to pass band and does not appear in a frequency of interest. Also, the method includes shaping a pass band of the amplifier in a band pass filter stage.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic diagram of the inventive neural amplifier;



FIG. 2 is a block diagram illustrating the neural amplifier including the input noise source;



FIG. 3 is a schematic diagram illustrating a low-noise OTA used in accordance with the invention;



FIG. 4 is a circuit schematic for analyzing current scaling in the source-degenerated current mirrors;



FIG. 5 is a circuit schematic illustrating a standard folded-cascode OTA used in accordance with the invention;



FIGS. 6A-6B are circuit schematics for obtaining admittance formulas in accordance with the invention;



FIGS. 7A-7B are circuit schematics for analyzing mismatches in source-degenerated current mirrors used in accordance with the invention;



FIG. 8 is a die micrograph of the inventive neural amplifier;



FIGS. 9A-9B are graphs illustrating the transfer function of the neural amplifier configured for recording neural spikes;



FIG. 10 is a graph illustrating measured and simulated input-referred noise spectra of the neural amplifier configured for recording neural spikes;



FIG. 11 is a graph illustrating noise efficiency factor (NEF) of neural amplifiers as a function of the total supply current;



FIGS. 12A-12B are graphs illustrating CMRR and PSRR measurements of the neural amplifier configured for recording action potentials;



FIGS. 13A-13C illustrate a neural recording from a zebra finch's brain;



FIG. 14 is a graph illustrating the transfer function of the amplifier configured for recording Local Field Potentials (LFPs); and



FIG. 15 is a graph illustrating the measured and simulated input-referred noise spectra for the amplifier configured for recording LFP.





DETAILED DESCRIPTION OF THE INVENTION

The invention involves an ultra-low-power neural recording amplifier. The amplifier appears to be the lowest power and most energy-efficient neural recording amplifier reported to date. Low-noise design techniques are used that help the neural amplifier achieve input-referred noise that is near the theoretical limit of any amplifier using a differential pair as an input stage.


The overall schematic of a neural amplifier 2 is shown in FIG. 1. The neural amplifier 2 includes a bandpass filter stage following a gain stage 6 to shape the passband of the amplifier 2. The low-frequency high-pass cutoff of the gain stage 6 is created by the MOS-bipolar pseudoresistor element formed by Mb1-Mb2 and the capacitance Cf. The capacitive feedback formed by Cf and Cin sets the midband gain of the amplifier 2 to approximately 40.8 dB. The high-pass cutoff and the low-pass cutoff frequencies of the amplifier 2 can be adjusted via Vtune and the bias current of the gm-OTA in a bandpass-filter stage 4 respectively. With the addition of the bandpass-filter stage 4, the amplifier 2 can be configured to record either LFPs (<1 Hz to 100 Hz) or neural spikes (100 Hz to >1 kHz). The bandpass-filter stage 4 includes C and CL to filter low frequency noise.


For low-bandwidth LFP recording, the bias current of the gain stage OTA 8 can be lowered to conserve power. It is worth mentioning that the high-pass cutoff frequency of the gain stage 6 should be kept as low as possible. Weak-inversion MOS transistors (Mb3-Mb4) are placed in parallel with Cf to create a high-pass filter with a cutoff frequency at a few hundred Hz introduces low-frequency noise that rolls off as 1/f2 in power units due to the noise from the transistor being low-pass filtered by Cf. This low-frequency noise appears at the front-end and gets amplified by the gain of the amplifier thereby degrading the minimum detectable signal. In the design, however, the MOS-bipolar pseudoresistor element's noise is at very low frequencies since the MOS-bipolar pseudoresistor element has much higher impedance than a weak-inversion MOS transistor. Therefore, low-frequency noise due to this element is filtered out well before the passband and does not appear in the frequency band of interest.


The operation of the inventive amplifier 2 can easily be understood by the block diagram 14 of FIG. 2. The capacitance Cp,in is included to model parasitic gate capacitances at input terminals of the gain-stage OTA 8. The input referred-noise of the OTA 8 is modeled as a υ2n term added to the system at the input of the gain-stage OTA 8. The gain-stage OTA 8 is used as a high-gain amplifier and is modeled by Gm and R0 blocks where Gm and R0 represents the transconductance and the output resistance of the gain-stage OTA 8 respectively. In the bandpass-filter stage, Rp is the resistance of the series PMOS transistors operating in the triode regime. The value of Rp is set by Vtune. The combination of C and Rp realizes the highpass cutoff frequency for the amplifier. From the small-signal block diagram in FIG. 2, assuming that GmR0 is much higher than 1, one can express the transfer function of the neural amplifier as










H


(
s
)


=




υ
out



(
s
)




υ
in



(
s
)



=


-


C
in


C
f



·



sR
p


C


1
+


sR
p


C



·


1

1
+


sg
m



C
L




.







(
1
)







The midband gain of the amplifier is Av=−Cin/Cf. The highpass cutoff frequency is at fHP=1/(2πRpC) whereas the lowpass cutoff frequency is at fLP=gm/(2πCL). One can relate the input-referred noise υ2n of the gain-stage OTA 8 to the input-referred noise υ2n,amp of the overall amplifier as











υ

n
,
amp

2

_

=



(



C

i





n


+

C
f

+

C

p
,

i





n





C

i





n



)

2

·



υ
n
2

_

.






Eq
.




2







The input-referred noise of the bandpass filter stage is insignificant and is not included in the block diagram since the gain of 40 dB of the gain stage alleviates the bandpass-filter stage's input-referred noise requirement. As a result, the power consumption of the bandpass filter stage 4 is much smaller than that of the gain stage 6.


Thus, to achieve low-noise performance, it is important to design the gain-stage OTA to have low input-referred noise.


The schematic of the low-noise OTA 16 is shown in FIG. 3. It is a modified version of a standard folded-cascode topology. The OTA 16 in FIG. 3 is biased such that the currents of the transistors in the folded branch M7-M12 are only a small fraction of the current in the input differential pair transistors M1 and M2. In the invention, the channel current in M7-M12 is scaled to approximately 1/16th of the current in M1 and M2. The much lower current in M7-M12 makes the noise contributed by them negligible compared to that from M1 and M2. As a result, one can simultaneously lower the total current and the total input-referred noise of the OTA 16.


To ensure that such severe current scaling is achieved, one can carefully set the bias currents of M5 and M6 through the use of the bias circuit formed by Mb2, Mc2, and Mc3. The current sources Mb1, Mb2 are cascoded to improve their output impedances and thereby ensure accurate current scaling. They operate in strong inversion to reduce the effect of threshold voltage variations. The source-degenerated current mirrors formed by Mc3, M5 and M6 and resistors R1 and R2 set the currents in M5 and M6 such that the currents in M7 and M8 (the difference between the current in M3 and M5 and between the current in M4 and M6) are a small fraction of the currents in M1 and M2.


In order to save power in the bias circuit, the current scaling ratio between Mb1 and Mb2 is 16:1 (2IB/32) as shown in FIG. 3. To set the currents in the folded-branch transistors to be (IB/32), which is 1/16th of the currents in differential-pair transistors, one can set the current in M5 and M6 to be (17IB/32). Such current ratioing is achieved by making R3 to be 17R1/2=17R2/2, and constructing Mc3 as a parallel combination of two unit transistors while M5 and M6 are each constructed from 17 unit transistors in parallel. To clarify this scaling further, the current mirror formed by Mc3, R3, and M5, R1 in FIG. 3 is transformed into an equivalent circuit comprised of many source-degenerated unit transistors 18 as shown in FIG. 4. All source-degenerated unit transistors are identical and have the same gate voltage. For any gate voltage there is only one source voltage at which a unit resistor's current equals a unit transistor's current. Thus, the nominal channel currents in all unit transistors are identical and the total current in M5 is 17/2 times the current in Mc3 as desired.


For the amplifier to have low input-referred noise, the transconductance Gm of the OTA needs to be maximal for a given current level. For the standard folded-cascode OTA 20 shown in FIG. 5, the impedance looking into the sources of M5 and M6 is much smaller than the impedance looking into the drains of M1-M4. As a result, the standard folded-cascode OTA 20 achieves an overall transconductance Gm near gm, the gm of M1. However, if one lower s the current in M5-M10 to be a small fraction of the current in M1 and M2, the impedance looking into the sources of M5 and M6 can be a significant portion of the impedance looking into the drains of M1-M4 such that incremental currents do not almost all go through the sources of M5 and M6 in the current divider formed between the sources of M5 and the drains of M1 and M3. Therefore, Gm is significantly less than gm1.


In the standard folded-cascode topology 20 shown in FIG. 5, the current sources formed by M3 and M4 contribute a significant amount of noise due to their large channel currents. In the design, one can replace the current-source transistors M3 and M4 in FIG. 5 with source-degenerated current sources formed by M5 and M6 and degeneration resistors R1 and R2 as shown in FIG. 3. With an appropriate choice of degeneration resistance, the noise contributions from the source-degenerated current sources are mainly from the resistors and can be made much smaller than the noise contributions from MOS transistors operating at the same current level. Another benefit of using source-degenerated current sources is that the noise from resistors is mainly thermal noise while NMOS current sources contribute a large amount of 1/f noise unless they are made with very large area. As a result, the 1/f noise in the neural amplifier is mainly from the input differential pair. Therefore, the input-differential pair is made with large-area PMOS transistors, which have lower 1/f noise than similarly-sized NMOS transistors in most CMOS processes.


To achieve low input-referred noise, it is important that the transconductance of the OTA 20 be maximized for a given total current. The maximum transconductance of the standard folded-cascode OTA 20 that can be achieved is the transconductance of one of the transistors in the input-differential pair, say gm1. As a result, it is advantageous to operate M1 and M2 in the subthreshold regime where a transistor's gm is maximized for a given current level. Therefore, M1 and M2 need to have large W/L ratios. The lengths of M1 and M2 then need to be small such that their widths stay relatively small and the input capacitance of the amplifier is not too large.


In order to make sure that all the incremental current caused by the differential input goes through the sources of M7 and M8, the input differential-pair transistors is cascaded with M3 and M4 to increase their output impedances. The source-degenerated current sources formed by M5 and R1 and by M6 and R2 are designed to have large output impedances as well. The output impedances of the cascoded input-differential pair and the source-degenerated current sources need to be much larger than the impedance looking into the sources of M7 and M8 such that Gm is near gm1.


Before the operation of the OTA 16 in FIG. 3 is analyzed, a brief review of two useful admittance formulas is needed. FIG. 6A shows the circuit 22 and small signal circuit 24 illustrating the admittance looking into the source of an MOS transistor when its drain is connected to an impedance to incremental ground. FIG. 6B shows the circuit 26 and small signal circuit 28 illustrating the admittance looking into the drain of a cascode transistor. Using a nodal analysis, one obtains the two admittances to be











G
s

=



i
d


υ
s


=



g

s





1


+

1
/

r

o





1





1
+


Z
L

/

r

o





1







,




Eq
.




3







G
d

=



i
d


υ
d


=


1

r

o





1



·

(

1

1
+


g

s





1




Z
L


+


Z
L

/

r

o





1





)







Eq
.




4







Let Gs3 be the admittance looking into the sources of M3 and M4, Gd5 be the admittance looking into the drains of M5 and M6, and Gs7 be the admittance looking into the sources of M7 and M8 of the OTA 16 in FIG. 3. One can express the transconductance Gm of the OTA 16 as










G
m

=



g

m





1


·

(


G

s





7




G

s





7


+

G

d





5




)





(


G

s





3





ro





1



1
+

G

s





3





ro





1




)

.






Eq
.




5







One can express Gs3, Gs7 and Gd5 by using Eqs. 3 and 4 as











G

s





3


=




g

s





3


+

1
/

r

o





3





1
+

1
/

(


r

o





3




(


G

s





7


+

G

d





5



)


)







g

s





3



1
+

1
/

(


r

o





3




(


G

s





7


+

G

d





5



)


)






,




Eq
.




6








G

s





7


=




g

s





7


+

1
/

r

o





7





1
+


(

1
/

g

m





11



)

/

r

o





7








(



g

m





11




r

o





7




1
+


g

m





11




r

o





7





)

·

g

s





7





,




and




Eq
.




7







G

d





5


=


1

r

o





5





1

1
+


R
1

/

r

o





5



+


g

s





5




R
1









Eq
.




8







where gsi and roi are the incremental source admittance of Mi with its drain at incremental ground, and the output resistance of Mi respectively. The expressions from Eqs. 6-8 present the design constraints for sizing and biasing each device to achieve Gm close to gm1. The size, the channel current and the simulated intrinsic gain (gsro) of each transistor in the OTA 16 can be easily be computed. From Eq. 5, in order to make Gm close to gm1, the ratios Gs7/(Gs7+Gd5) and Gs3ro1/(1+Gs3ro1) should be made as close to 1 as possible. The ratio Gs7/(Gs7+Gd5) represents the incremental current gain from the drain of M3 and M4 to the output. The incremental current gain from the input differential pair transistors to the drain of the cascode transistors M3 and M4 is Gs3ro1/(1+Gs3ro1).


In order to maximize the ratio Gs7/(Gs7+Gd5), one can try to make Gd5<<Gs7. Since M11 and M7 have the same channel current, gm11≈gm7. Therefore, gm11ro7≈gm7ro7>>1 and one can have Gs7≈gs7. In order to make Gd5<<Gs7, one needs to minimize Gd5. From Eq. 8, one can minimize Gd5 by making ro5 large and also making gs5R1>>1. Therefore, one can make M5 and M6 with large W/L ratios and with long channel lengths to achieve large gs5 and ro5 respectively. Then one can choose R1 such that gs5R1>>1.


In order to maximize the ratio Gs3ro1/(1+Gs3ro1), one needs to make Gs3ro1>>1. From Eq. 6, Gs3 is approximately gs3 if Gs7ro3 is much greater than 1. Since Gs7≈gs7, one can have Gs7ro3≈gs7ro3. Since the current in M7 is about 1/16 of the current in M3 and both transistors are operating in subthreshold, gs7≈gs3/16. From simulation, one can achieve gs3ro3 of 119 which results in a gs7ro3 of 7.43. The expression in Eq. 6 is thus reduced to Gs3≈0.88gs3. Note that M1 and M3 have the same currents and the same channel lengths. Thus M1 and M3 should have ro1=ro3. As a result, Gs3ro1≈Gs3ro3≈(0·88983)ro3=104. Therefore, the ratio Gs3ro1/(1+Gs3ro1) is close to 1. As a result, one is able to achieve Gm close to gm1 even with sixteen-fold current scaling between the input differential-pair transistors and the folded-branch transistors.


The noise in cascode transistors typically contributes little to the overall noise in an OTA 16 because these transistors self shunt their own current noise sources: A cascode transistor's current noise is attenuated by a factor of 1/(1+gsR)2 where gs is its incremental source transconductance and R is the effective source-degeneration resistance respectively. Therefore, the only noise sources that are significant in FIG. 3 are due to non-cascode transistors, i.e., the differential-pair input transistors M1 and M2, the resistors R1 and R2, and the current-mirror transistors M11 and M12. One can now perform an OTA noise analysis.


The admittances looking into the sources of M3, M5, and M7 are approximately gs3, gs5, and gs7 respectively. Then the current transfer function from each significant current noise source in the OTA to an incrementally grounded output can be calculated to be















i

n
,
out

2

_



i

n
,

M





1


2

_


=




(



G

s





3





ro





1



1
+

G

s





3





ro





1




·


G

s





7




G

s





7


+

G

d





5





)

2













(



g

s





3

ro





1



1
+

g

s





3

ro





1




·


G

s





7




g

s





7


+

G

d





5





)

2


,







Eq
.




9













i

n
,
out

2

_



i

n
,

R





1


2

_


=




(




G

s





5




R
1



1
+


G

s





5




R
1




·


G

s





7




G

s





7


+

G

d





3





)

2













(




g

s





5




R
1



1
+


g

s





5




R
1




·


g

s





7




g

s





7


+

G

d





3





)

2


,









and




Eq
.




10









i

n
,
out

2

_



i

n
,

M





11


2

_


=
1




Eq
.




11







Since the inventive circuit is biased such that gs3ro1>>1, gs5R1>>1 and gs7>>Gd5, Gd3 as explained herein, the expressions from Eqs. 9-11 are reduced to 1. For the following discussion, the MOSFET's current noise is modeled as






i2n=4γkTgm  Eq. 12


where k is Boltzmann's constant, T is the absolute temperature, gm is the transconductance of the MOSFET, and γ=⅔ for above-threshold operation and γ=1/(2κ) for subthreshold operation. From this noise model, one can calculate the input-referred noise of the OTA 16 as the total output current noise divided by its transconductance g2m1 to be











υ
n
2

_

=


1

g
m
2




(



4






kTg

m





1



κ

+


8





kT


R
1


+


16
3



kTg

m





11




)






Eq
.




13







where M1 and M2 operate in weak inversion and M11 and M12 operate in strong inversion. Let IC be the inversion coefficient of the transistor which is defined as the ratio of its channel current ID to the moderate inversion characteristic current IS where IS is given by










I
S

=



2





μ






C
ox



U
T
2


κ

·

W
L






Eq
.




14







where UT is the thermal voltage and is equal to kT/q, where q is the electron charge. Using the EKV model, one can estimate the gm of each transistor to be










g
m

=



κ






I
D



U
T


·


2

1
+


1
+

4
·
IC





.






Eq
.




15







One can rewrite Eq. 13 as











υ
n
2

_

=



1

g

m





1



·


4





kT

κ




(

1
+


2






U
T




I
1



R
1



+


4
3


κ





α



I
11


I
1




)






Eq
.




16







where α=2/1+√{square root over (1+4·IC11)}, which is less than 1, and IC11 is the inversion coefficient of M11 and M12. Eq. 16 suggests that in order to minimize the input-referred noise of the OTA, I1R1 should be large compared to 2UT. Furthermore, the current ratio I1/I11 should be large compared to 4/3κα. For the implementation, the ratio I1/I11 is 16. For a total supply current of 2.7 μA and 5.3 kHz bandwidth, I1 and I11 are approximately 1.18 μA and 68 nA respectively. For R1=240 kΩ, the second and the third terms in Eq. 16 are 1.8×10−1 and 5.4×10−2 respectively, assuming a temperature of T=300 K, κ=0.7 and α=1. Equivalently, Eq. 13 is reduced to











υ
n
2

_

=



2





kT


κ






g

m





1




×
2.47





Eq
.




17







Eq. 17 can be interpreted as 2.47 times the input-referred noise of a MOS transistor operating in weak inversion with a transconductance of gm1. This means that the OTA effectively has only 2.47 subthreshold devices that contribute noise. This value is close to the theoretical limit of 2 noise sources in any OTA that uses two subthreshold MOS differential-pair transistors as an input stage. Effectively, the design has minimized almost all other sources of noise except for that of M1 and M2.


The key techniques for achieving good power-noise tradeoff in the amplifier are the uses of source-degenerated current mirrors and the severe current scaling ratio between the input-differential pair transistors and the folded-branch transistors. The severe current scaling scheme can work only if the current errors due to mirroring are well controlled: The amplifier would not work if the error due to current scaling is too large such that none of the current flows in M7-M12 in the OTA of FIG. 3. Thus, one can address and investigate this concern to ensure the correct operation of the amplifier.


Now consider the current matching between two unit transistors in FIG. 4 due to variations in the threshold voltage and variations in the source-degeneration resistance. These variations are modeled as errors in the parameters of each of the unit transistors of FIG. 4. Let the nominal current in one of the unit transistors of Mc3 be ID and consider the deviation in current ΔID in one of the unit transistors of M5 from its nominal value due to deviations in the threshold voltage ΔVT and deviations in the source-degeneration resistor ΔR as shown in circuit diagram 30 of FIG. 7A. To model the threshold-voltage mismatch, one can use the body-referenced current equation in saturation for an MOS transistor operating in weak inversion. Let the nominal current in each unit transistor be described by






I
D
=I
s
e
κ(V

GS

−V

T

)/U

T

·e
((1−κ)V

BS

/U

T

).  Eq. 18


where Is is a constant scaling current which is the same for all unit transistors. Let V be the nominal DC voltage drop across R such that ID=V/R. One can define











g
T

=





I
D





V
T



=



-

κ

U
T



·

I
D


=

-

g
m





,




Eq
.




19








g
R

=





I
D




R


=






R




(

V
R

)


=



-

1
R


·

V
R


=


-

I
R


·

I
D











and




Eq
.




20







g
mb

=





I
D





V
BS



=



1
-
κ


U
T


·


I
D

.







Eq
.




21







By assuming that ΔVT and ΔR are small, one can use a small-signal circuit model 32 as shown in FIG. 7B to calculate the variation in nominal current ΔID when ΔVT and ΔR are considered as inputs to the system. With some analysis, the variation in the channel current due to variations in VT and R is obtained to be






ΔI
D
=g
T
·ΔV
T−(gm+gmb+1/ro)·(ΔID−gR·ΔRR.  Eq. 22


Combining Eq. 22 with the results from Eqs. 19 and 20 and using the relationship g5=gm+gmb, one can obtain the fractional change in channel current as a function of the fractional change in VT and R to be











Δ






I
D



I
D


=



-

1

1
+


g
s


R

+

R
/

r
o





·


Δ





V



I
D

/

g
m




-





g
s


R

+

R
/

r
o




1
+


g
s


R

+

R
/

r
o




·



Δ





R

R

.







Eq
.




23







Since Mc3, M5 and M6 are biased in weak-inversion regime, their ID/gm is approximately 40 mV at room temperature. As seen from (23), the mismatch in threshold voltage as a fraction of 40 mV is attenuated by a factor of 1+gsR+R/ro and is negligible if gsR>>1. In the design, one can have gsR≈12, thus, the fractional mismatch in threshold voltage is attenuated by more than a factor of 10 and does not play a significant role in current mirror mismatch. In contrast, the fractional mismatch in channel current scales almost 1:1 to the fractional mismatch in R. However, the matching of passive components in most CMOS processes is much better controlled than the matching of transistors' threshold voltages. In the design, therefore, one can try to achieve good resistor matching with careful layout.


To compare the power-noise tradeoff among amplifiers, one can adopt the noise efficiency factor (NEF) proposed in and widely used to compare neural-amplifier designs:










N





E





F

=


V

ni
,




rms






2






I
tot




π
·

U
T

·
4







kt
·
B






W








Eq
.




24







where Vni,rm5 is the total input-referred noise, Itot is the total supply current, and BW is the −3 dB bandwidth of the amplifier respectively. The theoretical limit of the NEF of an OTA that uses a differential pair as an input stage is when the two differential-pair transistors are the only noise sources in the circuit. The input-referred noise of the OTA is then V2 ni=2×2kT/(κgm)=4kT/(κgm) where gm is the transconductance of a single differential-pair transistor. For minimum input-referred noise, the transistors should run in subthreshold, such that gm=κID/UT. Assuming a first-order roll-off of the frequency response, the input-referred noise of the ideal OTA is expressed as







V

ni
,
rms


=





4






kt
·

U
T





κ
2



I
D



·

π
2

·
B






W






Combining Eqs. 24 and 25 and setting Itot=2ID, one can obtain the theoretical limit for NEF of any OTA that uses a subthreshold MOS differential pair to be







N





E





F

=



2

κ


2.02





assuming a typical value of κ=0.7. The experimental NEF is near this value, and the theoretical NEF was computed to be 2.47.


The inventive amplifier was fabricated in a 0.5 μm CMOS process through the AMI foundry. It was designed to give a gain of approximately 110 (40.8 dB) by setting the value of Cin to 14 pF and Cf to 120 fF. The OTA in the bandpass filter stage is a wide common-mode range OTA to reduce signal distortion in the case of large input amplitudes. The amplifier occupies a chip area of 0.16 mm2. A chip micrograph of the amplifier 34 is shown in FIG. 8.


Four chips were tested on the lab bench and they exhibited very similar performance characteristics, indicating that the severe current-scaling scheme worked robustly. The measured transfer function of one of the neural amplifiers is shown in FIGS. 9A-9B. The amplifier consumes 2.7 μA including the current from the bias circuit (Mb2, Mc2 and Mc3) from a 2.8 V supply. The current Ibias shown in FIG. 3 is not included, since it can be shared by many amplifiers in the array. The −3 dB cutoff frequencies are adjusted to be at 45 Hz and 5.32 kHz. The amplifier is configured as an inverting amplifier, thus the phase is approximately −180° near the midband frequency.



FIG. 10 shows the measured input-referred noise spectrum together with a circuit simulation of the noise spectrum with a similar noise model to the theoretical calculations (the smooth curve). There is good agreement between the measured and simulated curves. The measured thermal noise level is 31 nV/Hz. Integrating under the area of the measured curve from 10 Hz to 98 kHz yields a total input-referred noise of 3.06 μVrms, while the simulated result is 3.1 μVrms. With a high-pass cutoff frequency at 45 Hz, 1/f noise is filtered out and is not noticeable in the passband.


The NEF of the amplifier is calculated from the achieved experimental measurements to be 2.67. This value is close to 2.02 which is the theoretical NEF limit and also near the expected theoretical calculation of 2.47. The good power-noise tradeoff of the amplifier is a result of minimizing the effective number of transistors that contribute noise. Moreover, almost all the power is consumed by the input-differential pair. Therefore, little power is wasted in less critical parts of the amplifier. FIG. 11 compares NEF of previously reported neural amplifiers as a function of the total supply current. The amplifier exhibits the best NEF and lowest power consumption reported to date.


The measured CMRR and PSRR are shown in FIGS. 12A-12B respectively. CMRR is calculated as the ratio of the differential-mode gain to the common-mode gain. PSRR is calculated as the ratio of the differential-mode gain to the gain from power supply to the output. The measured CMRR and PSRR exceed 66 dB and 75 dB (over the range of 45 Hz to 5.32 kHz) respectively.


It has been verified the neural amplifier works in a real recording environment by using it to record action potentials in the RA region of a zebra finch's brain, as shown in FIG. 13A. Data were taken with a Carbostar electrode that had an impedance of approximately 800 kΩ. A long extracellular trace and a short extracellular trace recorded from the amplifier normalized by the gain are shown in FIGS. 13B-13C. They were found to be identical to that recorded by a commercial neural amplifier.


Local Field Potentials (LFPs) instead of action potentials are often used in some brain-machine interfaces, for example, those used in paralysis prosthetics. Therefore, one can also measure the performance characteristics of the amplifier configured with lower bandwidth (and power) for such applications. Since the LFP contains energy in the frequency range of 1 Hz to 100 Hz, one can simply lower the −3 dB lowpass cutoff frequency of the amplifier by lowering the supply current of the OTA in the bandpass filter stage. The highpass cutoff frequency can also be lowered to be below 1 Hz by adjusting Vtune. If one can just change the bandwidth in this manner, the input-referred noise of the amplifier becomes excessively low. From a hand-analysis, if one can adjust the bandwidth of the amplifier to be 0.5 Hz-300 Hz while maintaining the same supply current for the gain-stage OTA, the input-referred noise of the amplifier is less than 1 μVrms. Such low input-referred noise is unnecessary and is wasteful of power. From, the input-referred noise power is inversely proportional to gm1, therefore inversely proportional to I1. Thus, more power can be saved by lowering the current in the gain-stage OTA as well.


The amplifier can be adjusted to have a highpass cutoff frequency of 392 mHz and a lowpass cutoff frequency of 295 Hz for LFP-suitable configuration. The total current of the amplifier was measured to be 743 nA, corresponding to a power consumption of 2.08 μW from a 2.8 V supply and 1.66 μVrms total input-referred noise integrated from 0.2 Hz to 1 kHz. The measured transfer function for the amplifier configured for recording LFP is shown in FIGS. 14A-14B. The measured input-referred noise spectrum and expected noise curve from simulation are shown in FIG. 15. The measured NEF for LFP recording is then 3.21, still better than any other amplifier to date. Note that the NEF is worse than that of the amplifier configured to record neural spikes. This degradation in NEF is due to the fact that the thermal noise from the resistors R1 and R2 becomes more significant once the current in the input differential pair is low. Moreover, 1/f noise becomes significant as well since the highpass cutoff has been decreased to 395 mHz.


The invention provides a micropower low-noise neural recording amplifier. Many low-noise design techniques were employed to enable the amplifier to achieve an input-referred noise near the theoretical limit of two devices of an input differential pair. The inventive amplifier appears to be the lowest power and most energy-efficient neural amplifier reported to date. It can be configured to record either action potentials or local field potentials. The inventive amplifier can thus be useful in brain-machine interfaces for paralysis prosthetics, visual prosthetics, or experimental neuroscience systems for chronic monitoring.


Although the present invention has been shown and described with respect to several preferred embodiments thereof, various changes, omissions and additions to the form and detail thereof, may be made therein, without departing from the spirit and scope of the invention.

Claims
  • 1. A low-power amplifier with adaptive power biasing for use in multi-electrode arrays.
  • 2. The low-power amplifier of claim 1, wherein said low power amplifier is implemented as a micropower amplifier array for neural signals.
  • 3. The low-power amplifier of claim 1, wherein the adaptive power biasing scheme is based on statistical properties of the recorded signals.
  • 4. A micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays comprising: a low noise gain stage, said low noise gain stage implemented using amplifier and pseudoresistor elements; anda band pass filter stage to shape a pass band of the amplifier.
  • 5. The micropower neural amplifier of claim 4, wherein said micropower neural amplifier of claim 1 is able to record LFPs and neural spikes.
  • 6. The micropower neural amplifier of claim 4, wherein said amplifier is implemented using a modified version of a standard folded-cascode topology, the modification involving biasing an operational transconductance amplifier such that only currents in transistors of a folded branch are only a fraction of the current in the input differential pair transistors.
  • 7. The micropower neural amplifier of claim 6, wherein reduction in currents is accomplished using a plurality of source-degenerated current mirrors.
  • 8. The micropower neural amplifier of claim 4, wherein said amplifier is implemented in conjunction with a neuromotor prosthetic system.
  • 9. A micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays comprising: a low noise gain stage, said low noise gain stage implemented using an amplifier and pseudoresistor elements, said pseudoresistor element's noise being in the low frequencies, thereby allowing said low frequency noise to be filtered prior to pass band and does not appear in a frequency of interest; anda band pass filter stage to shape a pass band of the amplifier.
  • 10. The micropower neural amplifier of claim 9, wherein said micropower neural amplifier of claim 1 is able to record LFPs and neural spikes.
  • 11. The micropower neural amplifier of claim 9, wherein said amplifier is implemented using a modified version of a standard folded-cascode topology, the modification involving biasing an operational transconductance amplifier such that only currents in transistors of a folded branch are only a fraction of the current in the input differential pair transistors.
  • 12. The micropower neural amplifier of claim 11, wherein reduction in currents is accomplished using a plurality of source-degenerated current mirrors.
  • 13. The micropower neural amplifier of claim 9, wherein said amplifier is implemented in conjunction with a neuromotor prosthetic system.
  • 14. A micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays comprising: a low noise gain stage, said low noise gain stage implemented using an amplifier and pseudoresistor elements, said amplifier implemented using a modified version of a standard folded-cascode topology, the modification involving biasing an operational transconductance amplifier such that only currents in transistors of a folded branch are only a fraction of the current in the input differential pair transistors; anda band pass filter stage to shape a pass band of the amplifier.
  • 15. The micropower neural amplifier of claim 14, wherein reduction in currents is accomplished using a plurality of source-degenerated current mirrors.
  • 16. A method of forming a micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays comprising: implementing a low noise gain stage using an amplifier and pseudoresistor elements, said pseudoresistor element's noise being in the low frequencies, thereby allowing said low frequency noise to be filtered prior to pass band and does not appear in a frequency of interest; andimplementing a band pass filter stage to shape a pass band of the amplifier.
  • 17. The method of claim 16, wherein said micropower is able to record LFPs and neural spikes.
  • 18. The method of claim 16, wherein said amplifier is implemented using a modified version of a standard folded-cascode topology, the modification involving biasing an operational transconductance amplifier such that only currents in transistors of a folded branch are only a fraction of the current in the input differential pair transistors.
  • 19. The method of claim 18, wherein reduction in currents is accomplished using a plurality of source-degenerated current mirrors.
  • 20. The method of claim 16, wherein said amplifier is implemented in conjunction with a neuromotor prosthetic system.
  • 21. A method of performing operations of a micropower neural amplifier with adaptive power biasing for use in multi-electrode arrays comprising: utilizing an amplifier and pseudoresistor elements in a low noise gain stage, said pseudoresistor element's noise being in the low frequencies, thereby allowing said low frequency noise to be filtered prior to pass band and does not appear in a frequency of interest; andshaping a pass band of the amplifier in a band pass filter stage.
  • 22. The method of claim 21, wherein said micropower is able to record LFPs and neural spikes.
  • 23. The method of claim 21, wherein said amplifier is implemented using a modified version of a standard folded-cascode topology, the modification involving biasing an operational transconductance amplifier such that only currents in transistors of a folded branch are only a fraction of the current in the input differential pair transistors.
  • 24. The method of claim 23, wherein reduction in currents is accomplished using a plurality of source-degenerated current mirrors.
  • 25. The method of claim 21, wherein said amplifier is implemented in conjunction with a neuromotor prosthetic system.
PRIORITY INFORMATION

This application claims priority from provisional application Ser. No. 60/940,105 filed May 25, 2007, which is incorporated herein by reference in its entirety.

Provisional Applications (1)
Number Date Country
60940105 May 2007 US