| Number | Date | Country | Kind |
|---|---|---|---|
| 60-30370 | Feb 1985 | JPX | |
| 60-50502 | Mar 1985 | JPX |
This is a continuation of application Ser. No. 07/323,146, filed Mar. 13, 1989, which is a continuation of application Ser. No. 06/828,716, filed Feb. 12, 1986 both now abandoned.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3892957 | Bryant | Jul 1975 | |
| 3987418 | Buchanon | Oct 1976 | |
| 4319396 | Law et al. | Mar 1982 | |
| 4393464 | Knapp et al. | Jul 1983 | |
| 4447881 | Brantingham et al. | May 1984 | |
| 4467409 | Potash et al. | Aug 1984 | |
| 4568961 | Noto | Feb 1986 | |
| 4583111 | Early | Apr 1986 | |
| 4623911 | Pryor | Nov 1986 | |
| 4652992 | Mensch, Jr. | Mar 1987 | |
| 4742019 | Bechade | May 1988 | |
| 4750026 | Kuninobu et al. | Jun 1988 | |
| 4811073 | Kitamura et al. | Mar 1989 | |
| 4951111 | Yamamoto | Aug 1990 |
| Number | Date | Country |
|---|---|---|
| 58-143550 | Aug 1983 | JPX |
| 59-175148 | Oct 1984 | JPX |
| Entry |
|---|
| Puri, Y. K., "Modified Weinburger Chip Image for Random Logic with Double Level Metallization", IBM Tech. Disclosure, vol. 19, No. 6, Nov. 1976, pp. 2148-2149. |
| Cook et al., Logic Circuit Design Methology and Applications, Apr. 4, 1979, pp. 333-346. |
| Feller et al., A 1.25--Micron CMOS-SOS DLM Optimized Standard Cell Technology, Jun. 21-22, 1984, pp. 290-297. |
| Song et al., Power Distribution Techniques for VLSI Circuits, Jan. 23, 1984, pp. 45-52. |
| Kang et al., Gate Matrix Layout of Random Control Logic in a 32-Bit CMOS CPU chip Adaptable to Evolve Logic Design, Jan. 1983, pp. 18-29. |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 323146 | Mar 1989 | |
| Parent | 828716 | Feb 1986 |