The present invention relates to the field of integrated circuits; more specifically, it relates to a metal-insulator-metal (MIM) capacitor for use in integrated circuits and the method of fabricating MIM capacitors.
MIM capacitors are used where relatively large value capacitors are required by integrated circuits. MIM capacitors are generally fabricated in the wiring levels of integrated circuits. However, current MIM capacitors suffer from high plate resistance and are difficult to integrate into copper wiring technology. Therefore, there is a need for a MIM capacitor structure having reduced plate resistance and that is easily integrated into copper wiring technology.
A first aspect of the present invention is a device, comprising: an upper plate comprising one or more electrically conductive layers, the upper plate having a top surface, a bottom surface and sidewalls; a spreader plate comprising one or more electrically conductive layers, the spreader plate having a top surface, a bottom surface and sidewalls; and a dielectric block comprising one or more dielectric layers the dielectric block having a top surface, a bottom surface and sidewalls, the top surface of the dielectric block in physical contact with the bottom surface of the upper plate, the bottom surface of the dielectric block over the top surface of the spreader plate, the sidewalls of the upper plate and the dielectric block essentially co-planer.
A second aspect of the present invention is a method, comprising: forming one or more copper lower interconnects in a first interlevel dielectric layer; forming a first intermediate dielectric layer on a top of the first interlevel dielectric layer; forming a trench in the first intermediate dielectric layer, top surfaces of the one or more the lower interconnects exposed in a bottom of the trench; forming an electrically conductive spreader plate in and completely filling the trench, a bottom surface of the spreader plate in physical and electrical contact with the one or more copper lower interconnects; forming a MIM dielectric block over a top surface of the spreader plate; forming an electrically conductive upper plate on a top surface of the MIM dielectric block, sidewalls of the upper plate and the MIM dielectric plate essentially co-planer; forming a second intermediate dielectric layer on top of the first intermediate dielectric layer, a top surface of the second intermediate dielectric layer coplanar with a top surface of the upper plate; forming a second interlevel dielectric layer on the top surfaces of the second intermediate dielectric layer and the upper plate; and forming one or more copper upper interconnects in the second interlevel dielectric layer, the one or more upper interconnects in physical and electrical contact with the top surface of the upper plate.
A third aspect of the present invention is a method, comprising: forming one or more copper lower interconnects in a first interlevel dielectric layer; forming a first intermediate dielectric layer on top of the first interlevel dielectric layer; forming a trench in the first intermediate dielectric layer, top surfaces of the one or more the lower interconnects exposed in a bottom of the trench; forming an electrically conductive spreader plate layer on the bottom and on sidewalls of the trench, the spreader plate layer in physical and electrical contact with the one or more copper lower interconnects; forming a MIM dielectric layer over a top surface of the spreader plate layer; forming an electrically conductive upper plate layer on a top surface of the MIM dielectric layer; removing regions of the spreader plate layer, the MIM dielectric layer and the upper plate layer to form a spreader plate, a MIM dielectric block and an upper plate, sidewalls of the spreader plate, the MIM dielectric block and the upper plate essentially co-planer; forming a second intermediate dielectric layer on top of the first intermediate dielectric layer, a top surface of the second intermediate dielectric layer coplanar with a top surface of the upper plate; forming a second interlevel dielectric layer on the top surfaces of the second intermediate dielectric layer and the upper plate; and forming one or more copper upper interconnects in the second interlevel dielectric layer, the one or more upper interconnects in physical and electrical contact with the top surface of the upper plate.
The features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
A damascene process is one in which wire trenches or via openings are formed in a dielectric layer, an electrical conductor of sufficient thickness to fill the trenches is deposited on a top surface of the dielectric, and a chemical-mechanical-polish (CMP) process is performed to remove excess conductor and make the surface of the conductor co-planar with the surface of the dielectric layer to form damascene wires (or damascene vias). When only a trench and a wire (or a via opening and a via) is formed the process is called single-damascene.
A dual-damascene process is one in which via openings are formed through the entire thickness of a dielectric layer followed by formation of trenches part of the way through the dielectric layer in any given cross-sectional view. All via openings are intersected by integral wire trenches above and by a wire trench below, but not all trenches need intersect a via opening. An electrical conductor of sufficient thickness to fill the trenches and via opening is deposited on a top surface of the dielectric and a CMP process is performed to male the surface of the conductor in the trench co-planar with the surface the dielectric layer to form dual-damascene wires and dual-damascene wires having integral dual-damascene vias. Alternatively, the trenches may be formed before the via openings.
The embodiments of the present invention will be illustrated using dual-damascene wires. Single-damascene wires and/or vias may be substituted for one or both of the two dual damascene wiring levels described infra.
In one example, wires 110 comprise a copper core conductor and an electrically conductive liner on all surfaces of the wires except those surfaces in contact with diffusion barrier 115. In one example, liners comprise a layer of tantalum, a layer of tantalum nitride, a layer of tungsten, a layer of titanium, a layer of titanium nitride or combinations of layers thereof.
In one example, ILD 105 comprises a layer of silicon dioxide (SiO2), a layer of a low K (dielectric constant) material, a layer of hydrogen silsesquioxane polymer (HSQ), a layer of methyl silsesquioxane polymer (MSQ), a layer of SiLK™ (polyphenylene oligomer) manufactured by Dow Chemical, Midland, Tex., a layer of Black Diamond™ (methyl doped silica or SiOx(CH3)y or SiCxOyHy or SiOCH) manufactured by Applied Materials, Santa Clara, Calif., a layer of organosilicate glass (SiCOH), a layer of porous SiCOH or combinations of layers thereof. In one example, ILD 105 is between about 300 nm and about 2,000 nm thick. A low K dielectric material has a relative permittivity of about 2.4 or less.
In one example dielectric layer 115 comprises a layer of SiO2, a layer of silicon nitride (Si3N4), a layer of silicon carbide (SiC), a layer of silicon oxy nitride (SiON), a layer of silicon oxy carbide (SiOC), a layer of organosilicate glass (SiCOH), a layer of plasma-enhanced silicon nitride (PSiNx), a layer of NBLok (SiC(N,H)) or combinations of layers thereof. In one example, dielectric layer 115 is about 5 nm to about 200 nm thick.
In
In
In
In
In
In one example, layers 140 and 150 may independently comprise a layer of tantalum, a layer of tantalum nitride, a layer of titanium, a layer of titanium nitride, a layer of tungsten or combinations of layers thereof. In one example layer 140 is about 5 nm and about 20 nm thick. In one example layer 150 is about 30 nm and about 150 nm thick. Materials for dielectric layer 155 may be selected from those discussed supra for dielectric layer 115.
In one example, MIM dielectric layer 145 comprises a layer of silicon dioxide (SiO2), a layer of silicon nitride (Si3N4), a layer of silicon carbide (SiC), a layer of silicon oxy nitride (SiON), a layer of silicon oxy carbide (SiOC), a layer of organosilicate glass (SiCOH), a layer of plasma-enhanced silicon nitride (PSiNx). a layer of NBLok (SiC(N,H)) or combinations of layers thereof. In one example gate MIM dielectric layer 145 is a high K (dielectric constant) material, examples of which include but are not limited to layers of metal oxides such as Ta2O5, BaTiO3, HfO2, ZrO2, Al2O3, or layers of metal silicates such as HfSixOy or HfSixOyNz or combinations of layers thereof. A high K dielectric material has a relative permittivity above about 10. In one example, MIM dielectric layer 145 is about 10 nm to about 50 nm thick.
In
In one example, MIM capacitor 160 is fully landed on spreader plate 136, (e.g. MIM capacitor does not extend over dielectric layer 120. First and second layers 140 and 150 may function as copper diffusion barrier layers, adhesion layers or both as diffusion barrier and adhesion layers as well as being the top and lower plates.
In
Materials for intermediate dielectric layer 165 may be selected from those discussed supra for dielectric layer 120. Materials for ILD layer 170 may be selected from those discussed supra for ILD layer 105. Materials for wire 175 may be selected from those discussed supra for wires 110.
In
In
In
Thus, the embodiments of the present invention provide a MIM capacitor structure having reduced plate resistance and that is easily integrated into copper wiring technology
The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.
This application is a continuation of U.S. patent application Ser. No. 11/425,549 filed on Jun. 21, 2006.
Number | Name | Date | Kind |
---|---|---|---|
6180976 | Roy | Jan 2001 | B1 |
6313003 | Chen | Nov 2001 | B1 |
6451664 | Barth et al. | Sep 2002 | B1 |
6466427 | Chen | Oct 2002 | B1 |
6630380 | Cheng et al. | Oct 2003 | B1 |
6746914 | Kai et al. | Jun 2004 | B2 |
6876028 | Coolbaugh et al. | Apr 2005 | B1 |
6949442 | Barth et al. | Sep 2005 | B2 |
7060557 | Zhao et al. | Jun 2006 | B1 |
20010020713 | Yoshitomi et al. | Sep 2001 | A1 |
20020175142 | Maejima | Nov 2002 | A1 |
20020179955 | Morimoto et al. | Dec 2002 | A1 |
20030089937 | Yamauchi et al. | May 2003 | A1 |
20030102531 | Joshi et al. | Jun 2003 | A1 |
20030170962 | Yasuda | Sep 2003 | A1 |
20030231458 | Hong et al. | Dec 2003 | A1 |
20040126981 | Rao et al. | Jul 2004 | A1 |
20040145855 | Block et al. | Jul 2004 | A1 |
20040152256 | Noguchi et al. | Aug 2004 | A1 |
20040152258 | Kiyotoshi | Aug 2004 | A1 |
20040209466 | Liu et al. | Oct 2004 | A1 |
20040262655 | Kweon | Dec 2004 | A1 |
20050062130 | Ciancio et al. | Mar 2005 | A1 |
20050067701 | Coolbaugh et al. | Mar 2005 | A1 |
20050093093 | Burke et al. | May 2005 | A1 |
20050095781 | Papa Rao et al. | May 2005 | A1 |
20050112836 | Kim et al. | May 2005 | A1 |
20050242377 | Eguchi et al. | Nov 2005 | A1 |
20050277208 | Nakazawa et al. | Dec 2005 | A1 |
20050282346 | Barth et al. | Dec 2005 | A1 |
20060006447 | Kim et al. | Jan 2006 | A1 |
20060014356 | Hsu et al. | Jan 2006 | A1 |
20060030101 | Shin | Feb 2006 | A1 |
20060124983 | Kutsunai et al. | Jun 2006 | A1 |
20060189110 | Mandelman et al. | Aug 2006 | A1 |
20070037450 | Wu | Feb 2007 | A1 |
20070291447 | Nakajima et al. | Dec 2007 | A1 |
Number | Date | Country |
---|---|---|
1230915 | Dec 2005 | CN |
2003152085 | May 2003 | JP |
2004079924 | Mar 2004 | JP |
2005175491 | Jun 2005 | JP |
Entry |
---|
Notice of Allowance (Mail Date Oct. 2, 2008) for U.S. Appl. No. 11/425,549, filed Jan. 21, 2006. |
Information Materials for IDS Report dated Nov. 27, 2012, Prepared by Shinya Mayama; JPO Office Action dated Nov. 6, 2012, Application No. 2007-160933. |
Number | Date | Country | |
---|---|---|---|
20080232025 A1 | Sep 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11425549 | Jun 2006 | US |
Child | 12133425 | US |