Claims
- 1. A magnetic random access memory structure comprising:a plurality of longitudinally extending conductive bit lines formed over an insulating layer of a semiconductor substrate, said plurality of bit lines being spaced apart from each other by a distance of less than about 0.20 μm; and respective first magnetic layers over said conductive bit lines.
- 2. The magnetic random access memory structure of claim 1 further comprising a plurality of spaced apart second magnetic layers formed over said plurality of first magnetic layers.
- 3. The magnetic random access memory structure of claim 2 further comprising a nonmagnetic layer between said plurality of first magnetic layers and said plurality of second magnetic layers.
- 4. The magnetic random access memory structure of claim 3, wherein said nonmagnetic layer comprises a material selected from the group consisting of aluminum oxide, titanium oxide, magnesium oxide, silicon oxide and aluminum nitride.
- 5. The magnetic random access memory structure of claim 3, wherein said nonmagnetic layer comprises aluminum oxide.
- 6. The magnetic random access memory structure of claim 1 further comprising a barrier layer formed between said bit lines and said insulating layer.
- 7. The magnetic random access memory structure of claim 1, wherein each said first magnetic layer includes a magnetic material selected from the group consisting of tantalum, nickel-iron, tungsten-nitrogen, nickel, cobalt-nickel-iron, iron, and manganese-iron.
- 8. The magnetic random access memory structure of claim 2, wherein each said second magnetic layer includes a ferromagnetic material selected from the group consisting of tantalum, nickel-iron, tungsten-nitrogen, nickel, cobalt-nickel-iron, iron, and manganese-iron.
- 9. The magnetic random access memory structure of claim 1, wherein said bit lines are longer than 2,000 Angstroms.
- 10. The magnetic random access memory structure of claim 1, wherein said bit lines arc spaced apart by a distance of less than or equal to about 0.1 μm.
- 11. The magnetic random access memory structure of claim 1, wherein said bit lines are spaced apart by a distance of less than or equal to about 0.05 μm.
- 12. The magnetic random access memory structure of claim 1, wherein said first magnetic layers have a pinned magnetic orientation.
- 13. The magnetic random access memory structure of claim 2, wherein said second magnetic layers have a free magnetic orientation.
- 14. A memory device comprising:at least one magnetic random access memory cell, said magnetic random access memory cell comprising a first ferromagnetic layer formed over a bit line conductor, a second ferromagnetic layer formed over said first ferromagnetic layer, a nonmagnetic layer between said first and second ferromagnetic layers, and a word line in contact with said second ferromagnetic layer, said memory cell being arranged so that said bit line conductor is spaced from an adjacent bit line conductor by a distance of less than or equal to about 0.20 μm.
- 15. The memory device of claim 14, wherein said bit line conductor is spaced from an adjacent bit line conductor by a distance of less than or equal to about 0.1 μm.
- 16. The memory device of claim 14, wherein said bit line conductor is spaced from an adjacent bit line conductor by a distance of less than or equal to about 0.05 μm.
- 17. The memory device of claim 14, wherein said bit line conductor is longer than 2,000 Angstroms.
- 18. The memory device of claim 14, wherein said first ferromagnetic layer has a pinned magnetic orientation.
- 19. The memory device of claim 14, wherein said second ferromagnetic layer has a free magnetic orientation.
- 20. A processor-based system, comprising:a processor; and an integrated circuit coupled to said processor, said integrated circuit including a plurality of magnetic random access memory cells, each of said magnetic random access memory cells including a first ferromagnetic layer formed over a bit line conductor, a second ferromagnetic layer formed over said first ferromagnetic layer, a nonmagnetic layer between said first and second ferromagnetic layers, and a word line in contact with said second ferromagnetic layer, said memory cell being arranged so that said bit line conductor is spaced from an adjacent bit line conductor by a distance less than or equal to about 0.25 μm.
- 21. The processor-based system of claim 20, wherein said bit line conductor is spaced from an adjacent bit line conductor by a distance of less than or equal to about 0.1 μm.
- 22. The processor-based system of claim 20, wherein said bit line conductor is spaced from an adjacent bit line conductor by a distance of less than or equal to about 0.05 μm.
- 23. The processor-based system of claim 20, wherein said nonmagnetic layer comprises a material selected from the group consisting of aluminum oxide, titanium oxide, magnesium oxide, silicon oxide and aluminum nitride.
- 24. The processor-based system of claim 20, wherein said bit line conductor is longer than 2,000 Angstroms.
- 25. The processor-base system of claim 20, wherein said first ferromagnetic layer has a pinned magnetic orientation.
- 26. The processor-based system of claim 20, wherein said second ferromagnetic layer has a free magnetic orientation.
Parent Case Info
This application is a divisional of application Ser. No. 09/828,823 filed on Apr. 10, 2001, now U.S. Pat. No. 6,689,661 which is hereby incorporated by reference.
US Referenced Citations (17)