Claims
- 1. A mirroring circuit comprising:a first branch including a first transistor in series with a first resistor; a second branch including a second transistor in series with a second resistor; and a servo circuit for controlling current flowing in the first branch and the second branch, wherein the servo circuit includes: a third transistor configured as a diode, a source of the third transistor being coupled to a source of the first transistor, and a drain and a gate of the third transistor being coupled to a first source generating a first reference current; a fourth transistor having its source coupled to ground via at least a third resistor, its gate coupled to the gate of the third transistor, and its drain coupled to a gate of the first transistor and to a second source generating a second reference current; a fifth transistor configured as a diode, a source of the fifth transistor being coupled to a source of the second transistor, and a drain and a gate of the fifth transistor being coupled to a third source generating a third reference current; and a sixth transistor having its source coupled to ground via at least the third resistor, its gate coupled to the gate of the fifth transistor, and its drain coupled to a gate of the second transistor and to a fourth source generating a fourth reference current.
- 2. The mirroring circuit of claim 1, wherein the first transistor and the second transistor have low stray capacitances, so as to allow operation of the mirroring circuit at high frequencies.
- 3. The mirroring circuit of claim 2, wherein one electrode of the first resistor, one electrode of the second resistor, and one electrode of the third resistor are coupled to ground.
- 4. The mirroring circuit of claim 1, wherein the first and second transistors are NMOS transistors.
- 5. The mirroring circuit of claim 1, wherein the first and second transistors are PMOS transistors.
- 6. A mirroring circuit comprising:a first branch including a first resistor and a first transistor having a source electrode, a drain electrode, and a gate electrode, the source electrode of the first transistor being coupled to a first electrode of the first resistor, and a second electrode of the first resistor being coupled to a first reference voltage; a second branch including a second resistor and a second transistor having a source electrode, a drain electrode, and a gate electrode, the source electrode of the second transistor being coupled to a first electrode of the second resistor, and a second electrode of the second resistor being coupled to the first reference voltage; and a servo circuit controlling source voltages of the first transistor and the second transistor, wherein the servo circuit includes: a third transistor having a source electrode, a drain electrode, and a gate electrode, the source electrode of the third transistor being coupled to the source electrode of the first transistor, and the gate electrode and the drain electrode of the third transistor being coupled to a first source generating a first reference current; a fourth transistor having a source electrode, a drain electrode, and a gate electrode, the source electrode of the fourth transistor being coupled to a first electrode of a third resistor that has a second electrode coupled to a second reference voltage, the gate electrode of the fourth transistor being coupled to the gate electrode of the third transistor, and the drain electrode of the fourth transistor being coupled to the gate electrode of the first transistor and to a second source generating a second reference current; a fifth transistor having a source electrode, a drain electrode, and a gate electrode, the source electrode of the fifth transistor being coupled to the source electrode of the second transistor, and the gate electrode and the drain electrode of the fifth transistor being coupled to a third source generating a third reference current; and a sixth transistor having a source electrode, a drain electrode, and a gate electrode, the source electrode of the sixth transistor being coupled to the first electrode of the third resistor, the gate electrode of the sixth transistor being coupled to the gate electrode of the fifth transistor, and the drain electrode of the sixth transistor being coupled to the gate electrode of the second transistor and to a fourth source generating a fourth reference current, wherein the third transistor and the fourth transistor have substantially identical Vgs characteristics.
- 7. The mirroring circuit of claim 6, wherein the first reference current, the second reference current, the third reference current, and the fourth reference current are all substantially equal.
- 8. The mirroring circuit of claim 6, wherein the first transistor and the second transistor have low stray capacitances, so as to allow operation of the mirroring circuit at high frequencies.
- 9. The mirroring circuit of claim 8, wherein the second electrode of the first resistor, the second electrode of the second resistor, and the second electrode of the third resistor are coupled to ground.
- 10. The mirroring circuit of claim 6, wherein the first and second transistors are NMOS transistors.
- 11. The mirroring circuit of claim 6, wherein the first and second transistors are PMOS transistors.
- 12. An amplifier circuit having two inputs and two outputs, said amplifier circuit comprising:a Miller gain stage having two outputs coupled to the two outputs of the amplifier circuit, wherein the Miller gain stage is supplied by a mirror current source that includes a first branch having a first transistor in series with a first resistor, a second branch having a second transistor in series with a second resistor, and a servo circuit for controlling current flowing in the first branch and the second branch, and the servo circuit includes: a third transistor configured as a diode, a source of the third transistor being coupled to a source of the first transistor, and a drain and a gate of the third transistor being coupled to a first source generating a first reference current; a fourth transistor having its source coupled to ground via at least a third resistor, its gate coupled to the gate of the third transistor, and its drain coupled to a gate of the first transistor and to a second source generating a second reference current; a fifth transistor configured as a diode, a source of the fifth transistor being coupled to a source of the second transistor, and a drain and a gate of the fifth transistor being coupled to a third source generating a third reference current; and a sixth transistor having its source coupled to ground via at least the third resistor, its gate coupled to the gate of the fifth transistor, and its drain coupled to a gate of the second transistor and to a fourth source generating a fourth reference current.
- 13. The amplifier circuit of claim 12, wherein the first transistor and the second transistor have low stray capacitances, so as to allow operation of the amplifier circuit at high frequencies.
- 14. The amplifier circuit of claim 13, wherein one electrode of the first resistor, one electrode of the second resistor, and one electrode of the third resistor are coupled to ground.
- 15. The amplifier circuit of claim 12, wherein the first and second transistors are NMOS transistors.
- 16. The amplifier circuit of claim 12, wherein the first and second transistors are PMOS transistors.
- 17. The amplifier circuit of claim 12, wherein the first reference current, the second reference current, the third reference current, and the fourth reference current are all substantially equal.
- 18. An integrated circuit including at least one amplifier, said amplifier comprising:a Miller gain stage having two outputs coupled to outputs of the amplifier, wherein the Miller gain stage is supplied by a mirror current source that includes a first branch having a first transistor in series with a first resistor, a second branch having a second transistor in series with a second resistor, and a servo circuit for controlling current flowing in the first branch and the second branch, and the servo circuit includes: a third transistor configured as a diode, a source of the third transistor being coupled to a source of the first transistor, and a drain and a gate of the third transistor being coupled to a first source generating a first reference current; a fourth transistor having its source coupled to ground via at least a third resistor, its gate coupled to the gate of the third transistor, and its drain coupled to a gate of the first transistor and to a second source generating a second reference current; a fifth transistor configured as a diode, a source of the fifth transistor being coupled to a source of the second transistor, and a drain and a gate of the fifth transistor being coupled to a third source generating a third reference current; and a sixth transistor having its source coupled to ground via at least the third resistor, its gate coupled to the gate of the fifth transistor, and its drain coupled to a gate of the second transistor and to a fourth source generating a fourth reference current.
- 19. The integrated circuit of claim 18, wherein the first transistor and the second transistor have low stray capacitances, so as to allow operation of the amplifier circuit at high frequencies.
- 20. The integrated circuit of claim 18, wherein one electrode of the first resistor, one electrode of the second resistor, and one electrode of the third resistor are coupled to ground.
- 21. The integrated circuit of claim 18, wherein the first reference current, the second reference current, the third reference current, and the fourth reference current are all substantially equal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
01 14926 |
Nov 2001 |
FR |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is based upon and claims priority from French Patent Application No. 01 14926, filed Nov. 19, 2001, the entire disclosure of which is herein incorporated by reference.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
French Preliminary Search Report dated Aug. 29, 2002 for French Application No. 01 14926. |