Claims
- 1. A CMOS transistor device comprising:
- a semiconductor substrate;
- an N.sup.- type and a P.sup.- type well region formed in said semiconductor substrate;
- an insulating film formed on said N.sup.- type and said P.sup.- type well regions;
- a first and a second gate electrode formed on said insulating film respectively over said N.sup.- type and said P.sup.- type well regions;
- a first pair of N type diffusion layers formed in said N.sup.- type well region and separated by a portion underlying said first gate electrode, said first pair of N type diffusion layers having an impurity concentration of 3 to 30 times higher than an impurity concentration of said N.sup.- type well region;
- a second pair of N type diffusion layers formed in said P.sup.- type well region and separated by a portion underlying said second gate electrode, said second pair of N type diffusion layers having an impurity concentration of 3 to 30 times higher than an impurity concentration of said P.sup.- type well region;
- a first and a second P.sup.+ type diffusion layer formed respectively in said first pair of N type diffusion layers formed in said N.sup.- type well region, and having widths respectively narrower than widths of said first pair of N type diffusion layers, said first and said second P.sup.+ type diffusion layers having an impurity concentration higher than the impurity concentration of said first pair of N type diffusion layers;
- a first and a second N+ type diffusion layer formed respectively in said second pair of N type diffusion layers formed in said P.sup.- type well region, and having widths respectively narrower than widths of said second pair of N type diffusion layers, said first and said second N.sup.+ type diffusion layers having an impurity concentration higher than the impurity concentration of said second pair of N type diffusion layers;
- a first and a second drain electrode respectively electrically connected to said first P.sup.+ type diffusion layer and said first N.sup.+ type diffusion layer; and
- a first and a second source electrode respectively electrically connected to said second P.sup.+ -type diffusion layer and said second N.sup.+ -type diffusion layer.
- 2. A CMOS transistor device according to claim 1, wherein said first and said second P.sup.+ type diffusion layer respectively extend in regions of said first pair of N type diffusion layers which are located under said first gate electrode, and said first and said second N.sup.+ type diffusion layers respectively extend in regions of said second pair of N type diffusion layers which are located under said second gate electrode.
- 3. A CMOS transistor device comprising:
- a semiconductor substrate;
- an N.sup.- type and a P.sup.- type well region formed in said semiconductor substrate;
- an insulating film formed on said N.sup.- type and said P.sup.- type well region;
- a first and a second gate electrode formed on said insulating film respectively over said N.sup.- type and said P.sup.- type well region;
- a first pair of N type diffusion layers formed in said N.sup.- type well region and separated by a portion underlying said first gate electrode, said first pair of N type diffusion layers having an impurity concentration 15 to 20 times higher than an impurity concentration of said N.sup.- type well region;
- a second pair of N type diffusion layers formed in said P.sup.- type well region and separated by a portion underlying said second gate electrode, said second pair of N type diffusion layers having an impurity concentration 15 to 20 times higher than an impurity concentration of said P.sup.- type well region;
- a first and a second P.sup.+ type diffusion layer formed respectively in said first pair of N type diffusion layers formed in said N.sup.- type well region, and having widths respectively narrower than widths of said first pair of N type diffusion layers, said first and said second P.sup.+ type diffusion layer having an impurity concentration higher than the impurity concentration of said first pair of N type diffusion layers;
- a first and a second N.sup.+ type diffusion layer formed respectively in said second pair of N type diffusion layers formed in said P.sup.- type well region, and having widths respectively narrower than widths of said second pair of N type diffusion layers, said first and said second N.sup.+ type diffusion layer having an impurity concentration higher than the impurity concentration of said second pair of N type diffusion layers;
- a first and a second drain electrode respectively electrically connected to said first P.sup.+ type diffusion layer and said first N.sup.+ type diffusion layer; and
- a first and a second source electrode respectively electrically connected to said second P.sup.+ type diffusion layer and said second N.sup.+ -type diffusion layer.
- 4. A CMOS transistor device according to claim 3, wherein said first and said second P.sup.+ type diffusion layer respectively extend in regions of said first pair of N type diffusion layers which are located under said first gate electrode, and said first and said second N.sup.+ type diffusion layers respectively extend in regions of said second pair of N type diffusion layers which are locate under said second gate electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-60378 |
Mar 1986 |
JPX |
|
Parent Case Info
This is a continuation of Application No. 026,998, filed Mar. 17, 1987, now abandoned, which was abandoned upon the filing hereof.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4577391 |
Hsia et al. |
Mar 1986 |
|
4597824 |
Shinada et al. |
Jul 1986 |
|
4599789 |
Gasner |
Jul 1986 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
52-22480 |
Feb 1977 |
JPX |
53-122372 |
Oct 1978 |
JPX |
59-195869 |
Nov 1984 |
JPX |
Non-Patent Literature Citations (4)
Entry |
IEEE Transaction of Electron Devices, pp. 782-785 IEEM 1984 by K. Balasubramanyam et al. |
IEEE Transactions on Electron Devices-vol. Ed-29 No. 4 pp. 611-618 Apr. 1982. |
IEEE Transaction on Electron Devices pp. 242-245 IEDM 1985. |
IEEE Transaction on Electron Devices vol. Ed-29 No. 4, Apr. 1982 pp. 590-596. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
26998 |
Mar 1987 |
|