Claims
- 1. A high speed complementary metal oxide semiconductor (C-MOS) field effect transistor (FET) for high speed operation having a short channel length, comprising:
- a semiconductor substrate having a first conductivity type and a first impurity concentration;
- a field insulation layer formed over said substrate for separating elements formed in said substrate from each other;
- a first well region formed in said substrate, said first well region having a second conductivity type which is opposite the first conductivity type;
- a first field effect transistor formed in said first well region, having a first conductivity type channel and having a channel stopper formed in said first well region beneath said field insulation layer, said channel stopper having an impurity concentration higher than the impurity concentration of said first well region;
- a second well region formed in portions of said substrate and adjoining said first well region, and having a first conductivity type and a higher impurity concentration than said first impurity concentration;
- a second field effect transistor formed in said second well region, having a second conductivity type channel, having a source region and having a drain region, said second well region extending under said channel of said second FET and under portions of said source region and said drain region where said source and drain regions are in contact with said field insulation layer, said second well region further extending under said field insulation layer adjacent said portions of said source and drain regions and having a sufficiently high impurity concentration to provide a channel stop function under said field insulation layer, said second well region being eliminated from a bottom portion of at least one of said source and drain regions of said second field effect transistor so as to reduce the associated junction capacitance; and
- a lateral diffusion region adjacent to said drain region and said source region of said second field effect transistor, said lateral diffusion region having a lower impurity concentration than that of said second well region.
- 2. A high speed complementary metal oxide semiconductor (C-MOS) field effect transistor (FET) for high speed operation having a short channel length, comprising:
- a semiconductor substrate having a first conductivity type and a first impurity concentration;
- a field insulation layer formed over said substrate for separating elements formed in said substrate from each other;
- a first well region formed in said substrate, said first well region having a second conductivity type opposite the first conductivity type;
- a first field effect transistor formed in said first well region, having a first conductivity type channel and having a channel stopper formed in said first well region beneath said field insulation layer, said channel stopper having an impurity concentration higher than the impurity concentration of said first well region;
- a second well region formed in portions of said substrate and adjoining said first well region, and having a first conductivity type and a higher impurity concentration than said first impurity concentration;
- a second field effect transistor formed in said second well region, having a second conductivity type channel, having a source region and having a drain region, said second well region extending under said channel and said source region and under portions of said drain region of said second FET; and
- a lateral diffusion region adjacent to said drain region of said second field effect transistor, said lateral diffusion region having a lower impurity concentration than that of said second well region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
58-230862 |
Dec 1983 |
JPX |
|
Parent Case Info
This is a continuation of co-pending application(s) Ser. No. 07/175,578 filed on Mar. 29, 1988, now abandoned, which is a continuation of application Ser. No. 06/930,089, filed Nov. 13, 1986, now abandoned, which is a continuation of application Ser. No. 06/678,686, filed Dec. 5, 1984, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0057024 |
Aug 1982 |
EPX |
2801085 |
Jan 1977 |
DEX |
53-80172 |
Jul 1978 |
JPX |
0136275 |
Oct 1979 |
JPX |
0111171 |
Aug 1980 |
JPX |
1153428 |
May 1969 |
GBX |
Non-Patent Literature Citations (4)
Entry |
Webster's Ninth New Collegiate Dictionary, Merriam-Webster, Inc., 1984, pp. 104, 341, 342. |
Patent Abstracts of Japan, vol. 6, No. 259, Dec. 17, 1982 (E-149) [1137]. |
International Electron Devices Meeting, Dec. 13-15, 1982, Paper 29-3, pp. 706-709, "Twin-Tub CMOS II-an advanced VLSI Technology" (IEEE). |
European Search Report, the Hague, Aug. 12, 1985, Examiner: D. L. D. Morvan. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
175578 |
Mar 1988 |
|
Parent |
930089 |
Nov 1986 |
|
Parent |
678686 |
Dec 1984 |
|