Claims
- 1. A signal processor comprising:
a first integrator stage configured to receive an input signal and configured to generate a first integrated signal in response thereto; second integrator stage coupled to the first integrator stage and configured to generate a second integrated signal from the first integrated signal; sampling stage configured to sample the second integrated signal from the second integrator stage at a sample frequency and to generated a logic signal; and a non-linear feed-forward signal path coupled between the first integrator stage and the sampling stage.
- 2. The processor of claim 1, wherein the nonlinear feed-forward path defines a concave upward transfer function.
- 3. The processor of claim 2, wherein the transfer function is defined by one of the following transfer functions: X3, X5, or X7.
- 4. The processor of claim 1, further comprising an output stage coupled to the sampling stage and configured to generate a substantially continuous output signal in response to the logic-signal.
- 5. The processor of claim 4, further comprising a feedback loop coupled between the output stage and the first integrator stage and configured to feed-back the continuous output signal to the first integrator stage.
- 6. The processor of claim 5, further comprising a signal adder configured add the input signal and the continuous feedback signal at an input of the first integrator stage.
- 7. The processor of claim 1, further comprising a feedback loop including a digital-to-analog converter coupled between the sampling stage and the first integrator stage.
- 8. The processor of claim 1, further comprising: a third integrator stage coupled between the second integrator stage and the sampling stage; and a second non-linear feed-forward signal path coupled between the second integrator stage and the sampling stage.
- 9. The processor of claim 8, wherein the second non-linear feed-forward stage defines a concave upward transfer function.
- 10. The processor of claim 9, where in the transfer function is defined by one of the following transfer functions: X3, X5, or X7.
- 11. The processor of claim 8, further comprising a linear feed-forward path between the first integrator stage and the third integrator stage.
- 12. A method of reducing noise and distortion in a signal processor comprising:
providing a first integrator stage configured to receive an input signal and configured to generate a first integrated signal in response thereto providing a second integrator stage coupled to the first integrator stage and configured to generate a second integrated signal from the first integrated signal; providing a sampling stage configured to sample the second integrated signal from the second integrator stage at a sample frequency and to generated a logic signal; and providing circuitry within the processor to effectively bypass the second integrator stage when the amplitude of the input signal increases.
- 13. The method of claim 12, wherein providing the circuitry to effectively bypass the second inverter stage further comprises providing a non-linear feed-forward signal path coupled between the first integrator stage and the sampling stage.
- 14. The method of claim 13, further comprising: providing a third integrator stage coupled between the second integrator stage and the sampling stage; and providing a second non-linear feed-forward signal path coupled between the second integrator stage and the sampling stage to effectively bypass the third integrator stage when the amplitude of the input signal increases.
- 15. The method of claim 12, further comprising providing a continuous feedback path between an output stage coupled to the sampling stage and the first integrator stage.
- 16. The method of claim 12, further comprising providing a feedback path including a digital-to-analog converter between the sampling stage and the first integrator stage.
- 17. A mixed signal processor comprising:
a modulation loop including: a first integrator stage configured to receive an input signal and configured to generate a first integrated signal in response thereto; a second integrator stage integrator stage and configured to generate a second integrated signal from the first integrated signal; a sampling stage coupled to the second integrator stage and configured to sample the second integrated signal received from the second integrator stage at a sample frequency and to generated a logic signal; and circuitry configured to substantially overcome the gain of the second integrator stage when the amplitude of the input signal increases thereby substantially reducing noise and distortion generated by the second integration stage from the modulation loop.
- 18. The processor of claim 17, wherein the circuitry is a non-linear feed-forward signal path coupled between the first integrator stage and the sampling stage.
- 19. The processor of claim 17, wherein the modulation loop further comprises:
a third integrator stage coupled between the second integrator stage and the sampling stage; and second circuitry configured to substantially overcome the gain of the third integrator stage when the input signal increases thereby substantially removing the noise and distortion generated by the third integration stage from the modulator loop.
- 20. The processor of claim 19, wherein the second circuitry is a non-linear feed-forward signal path coupled between the second integrator stage and the sampling stage.
- 21. The processor of claim 17, further comprising a continuous feedback path between an output stage coupled to the sampling stage and the first integrator stage.
- 22. The processor of claim 17, further comprising a feedback path including a digital-to-analog converter between the sampling stage and the first integrator.
- 23. In a mixed signal processor that includes a first integrator coupled to a second integrator, a third integrator, an adder, a sampler, an output stage coupled to the first integrator by way of a continuous feedback loop, a method of processing a digital input signal so as to improve total harmonic distortion and noise characteristics, comprising:
(a) providing the digital input signal and a continuous feedback signal at the first integrator; (b) generating a first integrator output signal based upon the input signal and the continuous feedback signal by the first integrator; (c) providing the first integrator output signal directly to the second integrator; (d) generating a second integrator output signal based upon the first integrator output signal; (e) providing the first integrator output signal by way of a linear feed forward path, the second integrator output signal, and the continuous feedback signal to a third integrator; (f) generating a third integrator output signal based upon the providing(e); (g) generating an adder output signal by adding the third integrator output signal, a first non-linear feedforward signal, and a second non-linear feedforward signal by the adder; (h) generating a logic signal by sampling the adder output signal by the sampler; and (i) generating a continuous output signal by an output stage based upon the logic signal, wherein the continuous feedback signal is based upon the continuous output signal.
- 24. A method as recited in claim 23, wherein the sampler samples at a frequency rate fs.
- 25. A method as recited in claim 23, wherein the output stage includes a pullup transitor coupled to a pulldown transistor, wherein the logic signal drives the pullup transistor and the pulldown transistor.
- 26. A method as recited in claim 23, wherein the first and the second nonlinear feed-forward path each define a concave upward transfer function.
- 27. A method as recited in claim 26, wherein the concave upward transfer function is defined by one of the following transfer functions: X3, X5, or X7.
- 28. A method as recited in claim 23, further comprising a feedback loop that includes a digital-to-analog converter coupled between the sampler and the first integrator.
CROSS REFERENCE TO A RELATED APPLICATION
[0001] This application claims benefit of priority under 35 U.S.C. 119(e) of U.S. Provisional Application No. 60/198,111 (Att. Dkt. No. TRIPP027P) filed Apr. 17, 2000 and entitled “MIXED SIGNAL PROCESSING UNIT WITH IMPROVED DISTORTION AND NOISE CHARACTERISTICS” which is incorporated by reference. in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60198111 |
Apr 2000 |
US |