Claims
- 1. A circuit, comprising:
a mixer that receives a plurality of first clock signals having different phases, each first clock signal having a first frequency which is less than a reference frequency, wherein the mixer mixes the plurality of first clock signals to generate a plurality of local oscillator signals therein having a higher second frequency, and wherein the mixer multiplies the plurality of local oscillator signals with input signals to provide output signals at output terminals.
- 2. The circuit of claim 1, wherein a first local oscillator signal and a second local oscillator of the local oscillator signals are respectively used for I-channel and Q-channel conversion.
- 3. The circuit of claim 1, further comprising a clock generator that receives a reference signal having the reference frequency and generates the plurality of first clock signals, wherein the clock generator includes a plurality of delay cells coupled in series to provide the plurality of first clock signals having different phases.
- 4. The circuit of claim 1, wherein said mixer comprises:
a load circuit coupled to a first prescribed voltage; a switch array coupled to the load circuit at terminals providing the output signals, wherein the switch array receives the plurality of first clock signals from the clock generator and outputs the local oscillator signals; and an input block coupled to the switch array to receive the input signals.
- 5. The circuit of claim 4, wherein said mixer further comprises a bias transistor between the input block and the switch array.
- 6. The circuit of claim 4, wherein the load circuit comprises:
first and second transistors coupled by first electrodes to the first prescribed voltage, wherein the first and second transistors have control electrodes coupled together; a first load resistor coupled between the control electrode and a second electrode of the first transistor; and a second load resistor coupled between the control electrode and a second electrode of the second transistor.
- 7. The circuit of claim 4, wherein the switch array comprises:
a first switch network coupled to receive a first group of the first clock signals and coupled to the load circuit to output a corresponding first local oscillator signal; and a second switch network coupled to receive a second group of the first clock signals and coupled to the load circuit to output a corresponding second local oscillator signal.
- 8. The circuit of claim 7, wherein each of said first and second switch networks comprises a plurality of switches coupled to each other in parallel.
- 9. The circuit of claim 8, wherein each of said plurality of switches comprises a plurality of transistors coupled in series.
- 10. The circuit of claim 9, wherein each of the plurality of switches comprises:
first and third transistors coupled in series between a first node and a second node; and second and fourth transistors coupled in series between the first node and the second node, wherein control electrodes of the first and fourth electrodes receive a first control signal and control electrodes of the second and third transistors receive a second control signal.
- 11. The circuit of claim 10, wherein second electrodes of the first and third electrodes are coupled together, wherein first electrodes of the first and second transistors are coupled to the first node, wherein first electrodes of the third and fourth transistors are coupled together, wherein second electrodes of the second and fourth transistors are coupled together, and wherein the first and second control signals are different ones of the first clock signals.
- 12. The circuit of claim 8, wherein each of the plurality of switches coupled in parallel includes first and second plurality of transistors coupled in series, wherein each of the plurality of switches receives a different pair of the plurality of first clock signals as its respective control signals.
- 13. The circuit of claim 4, wherein the switch array combines the plurality of first clock signals to generate the plurality of local oscillator signals having the second frequency substantially the same as the reference frequency and, wherein the input signals have the reference frequency and the output signals are baseband.
- 14. The circuit of claim 1, wherein the mixer includes a switch array coupled to terminals providing the output signals, wherein the switch array receives the plurality of first clock signals and outputs the local oscillator signals.
- 15. The circuit of claim 14, wherein the switch array includes a plurality of transistor units coupled to each other in parallel, each transistor unit receiving at least one of the plurality of first clock signals as a respective control signal.
- 16. A method for modulating input signals, comprising:
generating a plurality of first clock signals having different phases, each first clock signal having a first frequency that is less than a reference frequency of an input signal; combining the plurality of first clock signals to generate a plurality of local oscillator signals having a second frequency higher than the first frequency; and mixing the plurality of local oscillator signals with the input signal to provide an output signal.
- 17. The circuit of claim 16, wherein the output signal is baseband.
- 18. A receiver, comprising:
an antenna that receives input signals being analog RF signals; a low noise amplifier coupled to the antenna; a clock generator that receives a reference signal having a reference frequency that generates a plurality of first clock signals having N different phases, N being an integer greater than two, each first clock signal having a first frequency substantially equal to double the reference frequency divided by N; a mixer coupled to the clock generator and the low noise amplifier that receives the plurality of first clock signals to generate at least one local oscillator signal therein having approximately the second frequency, wherein the mixer multiplies the at least one local oscillator signal with input signals to provide output signals at output terminals; a channel selection filter that removes an out-of-band signal from the demodulated baseband signal; and an analog-to-digital converter that converts the demodulated baseband signal to a digital data stream.
- 19. The direct conversion circuit of claim 18, wherein the mixer is one of a single-balanced mixer and a double-balanced mixer.
Parent Case Info
[0001] This application is a continuation-in-part of application Ser. Nos. 09/121,863 filed Jul. 24, 1998 and 09/121,601 filed Jul. 24, 1998, and claims priority to Provisional Application No. 60/164,874 filed Nov. 12, 1999, the contents of which are incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60164874 |
Nov 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09709315 |
Nov 2000 |
US |
Child |
09985897 |
Nov 2001 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09121863 |
Jul 1998 |
US |
Child |
09709315 |
Nov 2000 |
US |
Parent |
09121601 |
Jul 1998 |
US |
Child |
09709315 |
Nov 2000 |
US |