The present invention is directed generally toward low-density parity-check (LDPC) codes and more particularly toward an efficient LDPC symbol flipping architecture.
In most real signal transmission applications there can be several sources of noise and distortions between the source of the signal and its receiver. As a result, there is a strong need to correct mistakes in the received signal. As a solution for this task one should use some coding technique with adding some additional information (i.e., additional bits to the source signal) to ensure correcting errors in the output distorted signal and decoding it. One type of coding technique utilizes low-density parity-check (LDPC) codes. LDPC codes are used because of their fast decoding (linearly depending on codeword length) property.
LDPC decoders correct errors by unsatisfied checks. When the number of unsatisfied check is low, decoders tends to keep the errors and fall into “trapping sets,” or stable configurations that may not be resolved by further decoding iterations. One mechanism for addressing this problem is targeted symbol flipping.
Targeted symbol flipping is the process of changing one or more variable bits associated with an unsatisfied check so that further decoding is possible. Targeted symbol flipping has long latency and complicated mode switching because memory elements send a request to get symbol addresses before each trial. Besides long runtimes, the hardware has a complicated state machine that is difficult to verify. Targeted symbol flipping as it exists currently has too many modes and suffers from long latency.
Consequently, it would be advantageous if an apparatus existed that is suitable for simplified targeted symbol flipping.
Accordingly, the present invention is directed to a novel method and apparatus for simplified targeted symbol flipping.
On embodiment of the present invention is a method for simplified targeted symbol flipping wherein a combination LE queue and hard decision memory (LEH) receives and stores all symbol addresses before run mode. The method may include finding suspicious checks to give more decoding trials.
Another embodiment of the present invention is an apparatus for simplified targeted symbol flipping. The apparatus may include a processor configured to receive and store all symbol addresses before run mode. The processor may also be configured to find suspicious checks to give more decoding trials.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention claimed. The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate an embodiment of the invention and together with the general description, serve to explain the principles.
The numerous objects and advantages of the present invention may be better understood by those skilled in the art by reference to the accompanying figures in which:
Reference will now be made in detail to the subject matter disclosed, which is illustrated in the accompanying drawings. The scope of the invention is limited only by the claims; numerous alternatives, modifications and equivalents are encompassed. For the purpose of clarity, technical material that is known in the technical fields related to the embodiments has not been described in detail to avoid unnecessarily obscuring the description.
Referring to
Referring to
There are two potential error conditions based on signal noise in LDPC decoding. In the first error condition, the signal received by the decoder does not correspond to a valid codeword; in that case the decoder may be able to recover the signal based on an algorithm using parity information contained in the signal, or the signal may be unrecoverable if the distortion is severe enough. The second error condition, herein called miscorrection, involves a distorted signal that is decoded to a valid but incorrect codeword, in which case the decoder may falsely believe that the signal has been properly decoded. Miscorrection may result when a valid codeword is distorted by noise in a particular way such that the distorted signal becomes closer to another (incorrect) valid code word, different from the correct one. The conditions that may produce miscorrection are specific to the particular LDPC code; furthermore, the probability of miscorrection may be associated with the nature and extent of signal noise, and the statistical distribution of various codewords.
Signal noise may include AWGN, partial response (PR), jitter, or other effects due to noisy transmission channels.
Referring to
Where a check node 310, 312, 314, 316 is unsatisfied, one of the corresponding variable nodes 302, 304, 306, 308 must be corrupted, or some combination of check nodes 310, 312, 314, 316 must be corrupted.
Referring to
Where an encoded signal includes unsatisfied checks, a decoder may identify 406 one or more unsatisfied checks. The decoder may attempt to resolve the unsatisfied check through iterative error correction processes known in the art. If the decoder is unable to resolve an unsatisfied check through means known in the art, the decoder may use targeted symbol flipping to produce a word that may be resolved through iterative processes.
A decoder may select 408 symbol indices to flip so as to identify the corrupted variable. The decoder may identify the index of each unsatisfied check through means known in the art. A decoder may then identify variable nodes connected to the unsatisfied check. Variable nodes connected to the unsatisfied check may be designated as suspicious, or certain variable nodes from such group of variable nodes may be designated suspicious based on a confidence level associated with each variable node.
For each suspicious variable node, connected check nodes may be either unsatisfied or suspicious. The decoder may utilize unsatisfied or suspicious check nodes to determine candidate variable nodes for targeted symbol flipping. The decoder may then pick a symbol from the pool of candidate variable nodes, flip the symbol and perform an iteration. Alternatively, the decoder may pick two symbols from the pool of candidate variable nodes, flip both symbols and perform two iterations. When the decoder selects two symbols, the two symbols cannot be the same and cannot be connected to the same check.
A single suspicious variable node may be connected to one or more check nodes besides the unsatisfied check node. Such additional check nodes may be identified as suspicious check nodes if they are satisfied. When the number of unsatisfied checks is one, the decoder may identify the unsatisfied check node as a suspicious check node. A decoder may process MIN1 and MINidx data for the unsatisfied check node.
It is believed that the present invention and many of its attendant advantages will be understood by the foregoing description, and it will be apparent that various changes may be made in the form, construction, and arrangement of the components thereof without departing from the scope and spirit of the invention or without sacrificing all of its material advantages. The form herein before described being merely an explanatory embodiment thereof, it is the intention of the following claims to encompass and include such changes.