The present invention generally relates to wireless communication systems using complex modulation techniques. More specifically, the present invention relates to power amplifier systems for wireless communications.
A wideband mobile communication system using complex modulation techniques, such as wideband code division multiple access (WCDMA) and orthogonal frequency division multiplexing (OFDM), has large peak-to-average power ratio (PAPR) specifications and hence requires highly linear power amplifiers for its RF transmissions. The conventional feedforward linear power amplifier (FFLPA) has been widely utilized due to its excellent linearity performance in spite of poor power efficiency.
Conventional FFLPAs are mainly based on the principle of error subtraction and power-matching with dedicated hardware circuitries to realize nonlinear corrections to PA. These approaches must use an auxiliary PA and complicated hardware circuitries to match exactly the transmitted power-balance, time-delay and errors generated by the main PA. After a perfect matching is obtained, the non-linear distortion errors from the main PA can then be canceled by those distortion errors from the auxiliary PA. Due to the complexities of the nonlinear predistortion circuits, which among other things involve many variables and parameters, FFLPAs require significant fine tuning and other calibration efforts. In addition, such traditional FFLPA schemes are also vulnerable to fluctuating environmental conditions, such as temperature and humidity changes, since perfect alignment of the main PA's signal and that of the auxiliary PA are vital. As a result, traditional predistortion schemes are costly to implement and are limited in their predistortion accuracy and stability in a commercial wireless system environment.
In order to overcome the FFLPA's poor efficiency, digital baseband predistortion (PD) has been demonstrated due to the recent advances in digital signal processing (DSP) technology. In addition, Doherty power amplifiers (DPA) have also been applied to these linearization systems to improve power efficiency. However, there is still a demand for higher performance of the power amplifier such as more linearity and better efficiency with less expensive architecture.
Conventional DSP-based PD schemes utilize digital microprocessors to compute, calculate and correct the PA's nonlinearities, typically by performing fast tracking and adjustments of signals in the PA system. However, conventional DSP-based PD schemes are challenged by variations of the linearity performance of the amplifier due to changes in the environment such as temperature and the asymmetric distortions of the output signal of the PA resulting from memory effects. All of these variations and distortions have to be compensated for. Conventional PD algorithms are based on a wideband feedback signal, and require a high speed analog-to-digital converter (ADC) in order to capture the necessary information. In addition, time-synchronizations are typically required to capture an error signal between a reference signal and a distorted signal. This time-matching process may result in small synchronization errors which can further affect conventional PD schemes' linearization performance. Amplitude and phase synchronization is also required in order to align the reference signal and the distorted signal.
Moreover, conventional PD schemes necessitate coded in-phase (I) and quadrature (Q) channel signals in the baseband as the required ideal or reference signals. As a result, conventional PD schemes are often standard or modulation specific and must be closely tailored to each baseband system. Therefore, in order to deploy conventional PD schemes into base-stations, the PD engines must be embedded into the baseband architecture of base-stations. This embedment is a practical implementation challenge since it is frequently inconvenient or impossible to modify the baseband architectures of existing base-stations or base-station designs. Once the PD scheme is set up for a specific base-station design, it is often not reconfigurable and hence not upgradeable to future changes in standards or modulations. Furthermore, since traditional PD approaches require baseband I-Q signal sources to operate, they are inapplicable to certain RF systems that do not possess any baseband I-Q signal sources, such as repeater and indoor signal coverage sub-systems.
Accordingly, the present invention has been made in view of the above problems, and it is an object of the present invention to provide a high performance and cost effective method of power amplifier systems with high linearity and high efficiency for wideband communication system applications. The present disclosure provides a field-reconfigurable power amplifier system that supports multi-modulation schemes (modulation agnostic), multi-carriers and multi-channels. In multi-channel configurations of the present invention there can be more than one PA for multiple bands.
To achieve the above objects, the present invention is generally based on the method of adaptive digital predistortion to linearize a power amplifier in the RF domain. Various embodiments of the invention are disclosed. In an embodiment, the combination of crest factor reduction, PD, power efficiency boosting techniques as well as coefficient adaptive algorithms are utilized within a PA system. In another embodiment, analog quadrature modulator compensation structure is also utilized to enhance performance.
Some embodiments of the present invention are able to monitor the fluctuation of the power amplifier characteristics and to self-adjust by means of a self-adaptation algorithm. One such self-adaptation algorithm presently disclosed is called a digital predistortion algorithm, which is implemented in the digital domain.
Applications of the present invention are suitable for use with all wireless base-stations, access points, mobile equipment and wireless terminals, portable wireless devices, and other wireless communication systems such as microwave and satellite communications.
A RF-digital hybrid mode power amplifier system for achieving high efficiency and high linearity in wideband communication systems is disclosed. The present invention is based on the method of adaptive digital predistortion to linearize a power amplifier in the RF domain. The power amplifier characteristics such as variation of linearity and asymmetric distortion of the amplifier output signal are sampled in a feedback path and controlled by the adaptation algorithm in a digital module. Therefore, in an embodiment, the present invention is capable of compensating for the nonlinearities as well as memory effects of power amplifier systems and also improves performance, in terms of power added efficiency, adjacent channel leakage ratio (ACLR) and peak-to-average power ratio. The present disclosure enables a power amplifier system to be field reconfigurable and support multi-modulation schemes (modulation agnostic), multi-carriers and multi-channels. As a result, the digital hybrid mode power amplifier system is particularly suitable for wireless transmission systems, such as base-stations, repeaters, and indoor signal coverage systems, where baseband I-Q signal information is not readily available.
Further objects and advantages of the present invention can be more fully understood from the following detailed description taken in conjunction with the accompanying drawings in which:
The acronyms used herein have the following meanings:
The present invention is a novel RF-out PA system that utilizes an adaptive digital predistortion algorithm. The present invention is a hybrid system of digital and analog modules. The interplay of the digital and analog modules of the hybrid system both linearize the spectral regrowth and enhance the power efficiency of the PA while maintaining or increasing the wide bandwidth. The present invention, therefore, achieves higher efficiency and higher linearity for wideband complex modulation carriers.
Digital Predistorter Algorithm
Digital Predistortion (DPD) is a technique to linearize a power amplifier (PA).
where aij are the DPD coefficients.
In the DPD estimator block, a least square algorithm is utilized to find the DPD coefficients, and then transfer them to DPD block. The detailed DPD algorithm is shown in
Delay Estimation Algorithm:
The DPD estimator compares x(n) and its corresponding feedback signal y(n−Δd) to find the DPD coefficients, where Δd is the delay of the feedback path. As the feedback path delay is different for each PA, this delay should be identified before the signal arrives at the coefficient estimation. In this design, the amplitude difference correlation function of the transmission, x(n), and feedback data, y(n), is applied to find the feedback path delay. The correlation is given by
The delay n that maximizes the correlation C(m) is the feedback path delay. The delay estimation block is shown in
Since the feedback path goes through analog circuitry, the delay between the transmission and feedback path could be a fractional sample delay. To synchronize the signals more accurately, fractional delay estimation is necessary. To simplify the design, only a half-sample delay is considered in this design, as shown in
To get the half-sample delay data, an upsampling approach is the common choice, but in this design, in order to avoid a very high sampling frequency in the FPGA, an interpolation method is used to get the half-sample delay data. The data with integer delay and fractional delay are transferred in parallel. The interpolation function for fractional delay is
in which ci is the weight coefficient.
Whether the fractional delay path or the integer delay path will be chosen is decided by the result of the amplitude difference correlator. If the correlation result is odd, the integer path will be chosen, otherwise the fractional delay path will be chosen.
Phase offset Estimation and Correction Algorithm:
Phase offset between the transmission signal and the feedback signal exists in the circuit. For a better and faster convergence of the DPD coefficient estimation, this phase offset should be removed.
The transmission signal x(n) and feedback signal y(n) can be expressed as
x(n)=|x(n)|ejθx and y(n)=|y(n)|ejθy,
The phase offset ej(θx-θy) can be calculated through
So, the phase offset between the transmission and feedback paths is
The feedback signal with the phase offset removed can be calculated by
Magnitude Correction:
As the gain of the PA may change slightly, the feedback gain should be corrected to avoid the error from the gain mismatch. The feedback signal is corrected according to the function
In this design, N is chosen to be 4096. The choice of N will depend on the desired accuracy.
QR_RLS Adaptive Algorithm:
The least square solution for DPD coefficient estimation is formulated as
Define hk=x(n−i)|x(n−i)|j, where k=(i−1)N+j. The least square formulation can be expressed as:
In this design, QR-RLS algorithm (Haykin, 1996) is implemented to solve this problem. The formulas of QR_RLS algorithm are
where Φi is a diagonal matrix, and qi is a vector.
The QR_RLS algorithm gets the ith moment Φi; and qi from its (i−1)th moment through a unitary transformation:
To apply QR_RLS algorithm more efficiently in FPGA, a squared-root-free Givens rotation is applied for the unitary transformation process (E.N. Frantzeskakis, 1994)
For RLS algorithm, the ith moment is achieved as below:
In the iterative process, a block of data (in this design, there are 4096 data in one block) is stored in memory, and the algorithm uses all the data in memory to estimate the DPD coefficient. In order to make the DPD performance more stable, the DPD coefficients are only updated after one block of data is processed. The matrix A will be used for the next iteration process, which will make the convergence faster.
To make sure the performance of the DPD is stable, a weighting factor f is used when updating the DPD coefficients as
wi=f×wi-1+(1−f)wi
The DPD coefficient estimator calculates coefficients wi by using QR_RLS algorithm. These wi are copied to the DPD block to linearize the PA.
The FPGA-based Digital part comprises a digital processor 715 (e.g. FPGA), digital-to-analog converters 735 (DACs), analog-to-digital converters 740 (ADCs), and a phase-locked loop (PLL) 745. Since the embodiment of
The RF-in Mode of the embodiment shown in
The Baseband-in Mode of the system of
In either input mode, the memory effects due to self-heating, bias networks, and frequency dependencies of the active device are compensated by the adaptation algorithm in the PD, as well. The coefficients of the PD are adapted by a synchronizing the wideband captured output signal from the feedback path 725 with the reference signal. The digital predistortion algorithm performs the synchronization and compensation. The predistorted signal is passed through a DQM in order to generate the real signal and then converted to an IF analog signal by the DAC 740 as shown. As disclosed above, the DQM is not required to be implemented in the FPGA, or at all, in all embodiments. Alternatively, if the DQM is not used in the FPGA, then the AQM Implementation can be implemented with two DACs to generate real and imaginary signals, respectively. The gate bias voltage 753 of the power amplifier is determined by the adaptation algorithm and then adjusted through the DACs 535 in order to stabilize the linearity fluctuations due to the temperature changes in the power amplifier.
The power amplifier part comprises a UPC for a real signal (such as illustrated in the embodiment shown in
The feedback portion comprises a directional coupler, a mixer, a gain amplifier, a band pass filter (BPF), and a Digital to Analog Converter (DAC). Depending upon the embodiment, these analog components can be mixed and matched with other analog components. Part of the RF output signal of the amplifier is sampled by the directional coupler and then down converted to an IF analog signal by the local oscillation signal in the mixer. The IF analog signal is passing through the the gain amplifier, and the BPF (e.g., surface acoustic wave filter) which can capture the out-of-band distortions. The output of the BPF is provided to the ADC of the FPGA-based Digital module in order to determine the dynamic parameters of the digital PD depending on output power levels and asymmetrical distortions due to the memory effects. In addition, temperature is also detected by the detector 580 to calculate the variation of linearity and then adjust gate bias voltage of the PA. More details of the PD algorithm and self-adaptation feedback algorithm can be appreciated from
In the case of a strict EVM requirement for broadband wireless access such as WiMAX or other OFDM based schemes (EVM<2.5%), the CFR in the FPGA-based Digital part is only able to achieve a small reduction of the PAPR in order to meet the strict EVM specification. In general circumstances, this means the CFR's power efficiency enhancement capability is limited. In some embodiments of the present invention, a novel technique is included to compensate the in-band distortions from CFR by use of a “Clipping Error Restoration Path” 790, hence maximizing the DHMPA system power efficiency in those strict EVM environments. As noted above, the Clipping Error Restoration Path has an additional DAC 735 in the FPGA-based Digital portion and an extra UPC 720 in the power amplifier part (see
Referring again to
The configuration of the power amplifier part and the feedback part of the system shown in
In summary, the DHMPA system of the present invention enhances efficiency and linearity relative to the prior art since the DHMPA system is able to implement CFR, DPD and adaptation algorithms in one digital processor, which consequently saves hardware resources and processing time. The DHMPA system is also reconfigurable and field-programmable since the algorithms and power-efficiency-enhancing features can be adjusted like software in the digital processor at anytime.
Furthermore, since the DHMPA system accepts RF modulated signal as input, it is not necessary to use coded I and Q channel signals in the baseband. Therefore, the performance of wireless base-station systems can be enhanced simply by replacing the existing PA modules with the DHMPA. The result is that the present invention provides a “plug and play” PA system solution such that the structure of existing base-station systems does not need to be modified or rebuilt for a new set of signal channels in order to benefit from high efficiency and high linearity PA system performance.
Moreover, the DHMPA system is agnostic to modulation schemes such as quadrature phase shift keying (QPSK), quadrature amplitude modulation (QAM), Orthogonal Frequency Division Multiplexing (OFDM), etc. in code division multiple access (CDMA), global system for wireless communications (GSM), WCDMA, CDMA2000, and wireless LAN systems. This means that the DHMPA system is capable of supporting multi-modulation schemes, multi-carriers and multi-channels. Other benefits of the DHMPA system of the present invention include correction of PA non-linearities in repeater or indoor coverage systems that do not have the necessary baseband signals information readily available.
Although the present invention has been described with reference to the preferred embodiments, it will be understood that the invention is not limited to the details described thereof. Various substitutions and modifications have been suggested in the foregoing description, and others will occur to those of ordinary skill in the art. Therefore, all such substitutions and modifications are intended to be embraced within the scope of the invention as defined in the appended claims.
This application is a continuation of U.S. patent application Ser. No. 12/928,931, filed Dec. 21, 2010; which claims priority to U.S. Provisional Patent Application No. 61/288,844, filed on Dec. 21, 2009. The disclosures of each are hereby incorporated by reference in their entirety for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
3651316 | Gibson | Mar 1972 | A |
4638248 | Schweickert | Jan 1987 | A |
5453976 | Glanville et al. | Sep 1995 | A |
5678198 | Lemson | Oct 1997 | A |
5757229 | Mitzlaff | May 1998 | A |
5963090 | Fukuchi | Oct 1999 | A |
6246286 | Persson | Jun 2001 | B1 |
6301579 | Becker | Oct 2001 | B1 |
6424225 | Choi et al. | Jul 2002 | B1 |
6625429 | Yamashita | Sep 2003 | B1 |
6741663 | Tapio et al. | May 2004 | B1 |
6747649 | Sanz-Pastor et al. | Jun 2004 | B1 |
6751447 | Jin et al. | Jun 2004 | B1 |
6903604 | Kim | Jun 2005 | B2 |
7102442 | Anderson | Sep 2006 | B2 |
7109998 | Smith | Sep 2006 | B2 |
7362125 | Gupta et al. | Apr 2008 | B2 |
7372918 | Muller et al. | May 2008 | B2 |
7535298 | Sihlbom et al. | May 2009 | B2 |
7542518 | Kim et al. | Jun 2009 | B2 |
7555058 | Hori et al. | Jun 2009 | B2 |
7583754 | Liu | Sep 2009 | B2 |
7593450 | Conyers et al. | Sep 2009 | B2 |
7606324 | Cai et al. | Oct 2009 | B2 |
7831221 | Leffel et al. | Nov 2010 | B2 |
RE42287 | Apodaca et al. | Apr 2011 | E |
8218676 | Borkar et al. | Jul 2012 | B2 |
8804870 | Kim et al. | Aug 2014 | B2 |
20030179829 | Pinckley et al. | Sep 2003 | A1 |
20040189378 | Suzuki et al. | Sep 2004 | A1 |
20050079834 | Maniwa et al. | Apr 2005 | A1 |
20050101254 | Sasaki et al. | May 2005 | A1 |
20050262498 | Ferguson et al. | Nov 2005 | A1 |
20060012426 | Nezami | Jan 2006 | A1 |
20060088125 | Miyatane et al. | Apr 2006 | A1 |
20060133536 | Rexberg | Jun 2006 | A1 |
20060270366 | Rozenblit et al. | Nov 2006 | A1 |
20070075780 | Krvavac et al. | Apr 2007 | A1 |
20070171234 | Crawfis et al. | Jul 2007 | A1 |
20080095264 | Deng et al. | Apr 2008 | A1 |
20080130788 | Copeland | Jun 2008 | A1 |
20080139141 | Varghese et al. | Jun 2008 | A1 |
20080224750 | Reddy | Sep 2008 | A1 |
20080265996 | Kim et al. | Oct 2008 | A1 |
20090146736 | Kim et al. | Jun 2009 | A1 |
20090163156 | Rofougaran et al. | Jun 2009 | A1 |
20090184763 | Kim | Jul 2009 | A1 |
20090232191 | Gupta et al. | Sep 2009 | A1 |
20120133433 | Li et al. | May 2012 | A1 |
Number | Date | Country |
---|---|---|
2 616 323 | Dec 2007 | CA |
102948071 | Feb 2013 | CN |
1746720 | Jan 2007 | EP |
2 131 491 | Sep 2009 | EP |
2517353 | Oct 2012 | EP |
6164CHENP2012 | Nov 2013 | IN |
2004-165900 | Jun 2004 | JP |
2006-279780 | Oct 2006 | JP |
WO 2001008297 | Feb 2001 | WO |
2004-112240 | Dec 2004 | WO |
2005053153 | Jun 2005 | WO |
WO 2008154077 | Dec 2008 | WO |
WO 2011077247 | Jun 2011 | WO |
Entry |
---|
International Search Report and Written Opinion of the International Searching Authority for Corresponding International Application No. PCT/IB2010/003449 dated Jun. 9, 2011, 5 pages. |
English Translation and Notice of Reasons for Rejection for corresponding Japanese Patent Application No. P2012-545469 dated Oct. 7, 2014, 6 pages. |
Extended European Search Report for corresponding European Patent Application No. 1083877838 dated Oct. 20, 2014, 7 pages. |
English Translation and Notification for the First Office Action for corresponding Chinese Patent Application No. 201080064414.0 dated Oct. 20, 2014, 14 pages. |
Non-Final Office Action for U.S. Appl. No. 12/928,931 dated Aug. 21, 2013, 7 pages. |
Final Office Action for U.S. Appl. No. 12/928,931 dated Feb. 20, 2014, 9 pages. |
Notice of Allowance for U.S. Appl. No. 12/928,931 dated Apr. 14, 2014, 7 pages. |
Partial European Search Report for European Application No. 16166094.9, dated Aug. 10, 2016, 9 pages. |
Extened European Search Report for European Application No. 16166094.9, dated Jan. 26, 2017, 18 pages. |
Harteneck et al, “Algorithmic Engineering Applied to the QR-RLS Adaptive Algorithm”, Proceedings of 4th International Conference on Mathematics in Signal Processing, Dec. 31, 1996, XPO55336569, 11 pages. |
Ningjing, Zheng et al, “Digital Predistortion Based on QRD-RLS Algorithm and Its Implementation Using FPGA”, 2009 First International Conferance on Information Science and Engineering (ICISE 2009) Dec. 26-28, 2009, Nanjing, China, IEEE, Piscataway, NJ, Dec. 26, 2009, pp. 200-203, XP031663500, ISBN: 978-1-4244-4909-5. |
Number | Date | Country | |
---|---|---|---|
20150010110 A1 | Jan 2015 | US |
Number | Date | Country | |
---|---|---|---|
61288844 | Dec 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12928931 | Dec 2010 | US |
Child | 14337004 | US |