Claims
- 1. A field effect transistor comprising:
- a drain electrode and a source electrode;
- a region disposed between said drain and source electrodes; and
- a gate electrode having a selected gate width to provide said gate electrode disposed over a first portion of said region with a remaining second portion of said region being isolated from the gate electrode, and with the conductivity between drain and source electrodes through said first portion of said region being controlled between a conductive state and a nonconductive state by a signal having a pair of voltage level states applied to the gate electrode and with the second portion of the region remaining conductive between source and drain electrodes independent of the state of the signal applied to the gate electrode.
- 2. The field effect transistor as recited in claim 1 wherein the first portion of the region provides a first relatively high resistance between source and drain electrodes when the signal fed to the gate places said region between source and drain electrodes in a substantially non-conducting state; and
- wherein the second portion of the region provides a second relatively low value of resistance between the drain and the source electrodes, with said first and second resistances providing a composite resistance between source and drain electrodes which is substantially less than the first resistance when the first portion of the region having the gate electrode disposed thereon is in the non-conducting pinched-off state.
- 3. A field effect transistor comprising:
- a plurality of field effect transistor cells, each cell including a drain electrode, a source electrode and a region disposed between said drain and source electrodes;
- a common gate pad electrode; and
- a plurality of gate electrodes connected to the common gate pad electrode, with a first portion of the regions disposed between source and drain electrodes being connected to the gate pad by said plurality of gate electrodes, and a second portion of said regions being isolated from the gate pad electrode.
- 4. The field effect transistor as recited in claim 3 further comprising:
- a common drain electrode electrically interconnecting each one of the drain regions of each one of the plurality of cells;
- a common source electrode electrically interconnecting each one of the source regions of each one of the cells; and
- wherein the second portion of the channel regions isolated from the gate pad electrode is selected to provide a predetermined value of resistance between the common drain and common source electrodes in response to a signal fed to the gate pad electrode and distributed to the first portion of the channel regions connected to the gate pad electrode.
- 5. The field effect transistor as recited in claim 4, wherein each cell has a selected on-state channel resistance characteristic R.sub.o and a selected off-state channel resistance characteristic R.sub.p, with said field effect transistor having n field effect transistor cells, and a predetermined value of pinch-off resistance (R.sub.1H) determined by the portion of the regions (m) electrically isolated from the gate pad given as:
- m.perspectiveto.((R.sub.o R.sub.p /R.sub.1H)-(R.sub.o n))/(R.sub.p -R.sub.o).
Parent Case Info
This application is a continuation of application Ser. No. 492,857 filed May 9, 1983.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2632389 |
Jan 1978 |
DEX |
Non-Patent Literature Citations (1)
Entry |
Sze Physics of Semiconductor Devices Wiley N.Y. 1981, pp 314-316. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
492857 |
May 1983 |
|