Claims
- 1. A method of fabricating a monolithic semiconductor integrated circuit and ferroelectric memory device comprising:
- A. forming a first layer interconnects on the surface of a semiconductor integrated circuit;
- B. depositing a non-semiconductor dielectric and cutting interconnect and bonding pad vias therein;
- C. depositing a conductive layer and forming a bottom electrode;
- D. depositing a second non-semiconductor dielectric and forming vias therein;
- E. applying a ferroelectric layer;
- F. filling any imperfections in said ferroelectric layer with insulative material; and
- G. applying conductive material to the bonding and interconnect pads.
- 2. The method of claim 1 wherein said ferroelectric layer substantially comprises Phase III potassium nitrate.
- 3. The method of claim 2 wherein said ferroelectric layer has a thickness of less than 110 microns.
- 4. The method of claim 2 wherein said ferroelectric layer has a thickness within a range of from 100 Angstrom units to 5,000 Angstrom units.
- 5. The method of claim 2 wherein said ferroelectric layer has a thickness of less than 1 micron and comprises Phase III potassium nitrate which is stable at standard temperature and pressure.
- 6. The method of claim 1 wherein said first layer interconnections are composed of doped polysilicon.
- 7. The method of claim 1 wherein said non-semiconductor dielectric is selected from the group consinting of low temperature glass, silicon nitride and sputtered dielectrics.
- 8. The method of claim 1 wherein said first layer interconnections are composed of a metal.
- 9. The method of claim 1 wherein more than one ferroelectric memory device array is functionally connected to said semiconductor integrated circuit.
- 10. The method of claim 1 wherein a plurality of said ferroelectric memory device arrays are stacked on the semiconductor integrated circuit interconnects such that more than one ferroelectric memory device arrays are layered on top of each other and subsequently all connected to said semiconductor integrated circuit.
- 11. The method of claim 1 wherein:
- said ferroelectric memory device is located on the same planar surface as said semiconductor integrated circuit; and
- said step B of depositing a non-semiconductor dielectric and cutting interconnect and bonding pad vias therein is omitted.
- 12. The method of claim 11 wherein said ferroelectric layer substantially comprises Phase III potassium nitrate.
- 13. The method of claim 12 wherein said ferroelectric layer has a thickness of less than 110 microns.
- 14. The method of claim 12 wherein said ferroelectric layer has a thickness within a range of from 100 Angstrom units to 5,000 Angstrom units.
- 15. The method of claim 12 wherein said ferroelectric layer has a thickness of less than 1 micron and comprises Phase III potassium nitrate.
- 16. A method of fabricating a monolithic semiconductor integrated circuit and ferroelectric memory device comprising:
- A. forming first layer interconnects on the surface of a semiconductor integrated circuit;
- B. depositing a non-semiconductor dielectric and cutting interconnect and bonding pad vias therein;
- C. depositing a conductive layer and forming a bottom electrode;
- D. depositing a second non-semiconductive dielectric and forming vias therein;
- E. applying a ferroelectric layer;
- F. filling any imperfections in said ferroelectric layer with insulative material;
- G. depositing a conductive layer and forming a top electrode;
- H. depositing a top non-semiconductor dielectric layer uniformly;
- I. removing said top non-semiconductor dielectric layer from the bonding and interconnect pads; and
- I. removing said top non-semiconductor dielectric layer from the bonding and interconnect pads; and
- J. applying conductive material to the bonding and interconnect pads.
- 17. The method of claim 16 wherein said ferroelectric layer substantially comprises Phase III potassium nitrate.
- 18. The method of claim 17 wherein said ferroelectric layer has a thickness of less than 110 microns.
- 19. The method of claim 17 wherein said ferroelectric layer has a thickness within a range of from 100 Angstrom units to 5,000 Angstrom units.
- 20. The method of claim 17 wherein said ferroelectric layer has a thickness of less than 1 micron and comprises Phase III potassium nitrate.
- 21. The method of claim 16 wherein said first layer interconnections are composed of doped polysilicon.
- 22. The method of claim 16 wherein said non-semiconductor dielectric is selected from the group consisting of low temperature glass, silicon nitrate and sputtered dielectrics.
- 23. The method of claim 16 wherein said first layer interconnections are composed of a metal.
- 24. The method of claim 16 wherein said top electrode is formed by defining the top conductive layer by photoresist techniques and back sputtering said top conductive layer until said top electrode is defined.
- 25. The method of claim 24 wherein said top conductive layer is partially etched before subjecting it to said back sputtering.
- 26. A device fabricated according to the method of any one of the preceding claims.
Parent Case Info
This application is a continuation-in-part of co-pending U.S. patent application Ser. No. 658,199, filed Feb. 17, 1976, which will issue as U.S. Pat. No. 4,195,355 on Mar. 25, 1980, which in turn is a continuation-in-part of U.S. patent application Ser. No. 316,417, filed Dec. 18, 1972, now U.S. Pat. No. 3,939,292, which in turn is a continuation-in-part of U.S. patent application Ser. No. 76,059 filed Sept. 28, 1970, which is now U.S. Pat. No. 3,728,694.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
Pulvari and Srour, A New Graded Electrode for Forming Intimate Contact with Ferroelectrics, IEEE Transactions on Electron Devices, vol. ED-16, No. 6, No. 6, Jun. 1969, pp. 532-535. |
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
658199 |
Feb 1976 |
|
Parent |
316417 |
Dec 1972 |
|
Parent |
76059 |
Sep 1970 |
|