Claims
- 1. A monolithic structure having a ferroelectric memory device electrically coupled by interconnects to an integrated circuit comprising:
- a substrate having an upper surface;
- a set of first parallel electrodes located upon or above said substrate upper surface;
- a set of second parallel electrodes located above but spaced from said first electrodes, both of the first and second electrodes being located above the upper surface of the substrate;
- the orientation of the second parallel electrodes being orthogonal to the orientation of the first parallel electrodes;
- a ferroelectric dielectric layer located above the upper surface of the substrate and between said set of first and second electrodes thereby to form a set of ferroelectric storage capacitors located wholly above the substrate; and
- conductive interconnects coupling said electrodes to said integrated circuit;
- said memory device coupled to said integrated circuit being a single monolithic structure.
- 2. The device of claim 1 wherein said integrated circuit includes a decode circuit for the array of ferroelectric capacitors.
- 3. The device of claim 1 wherein said first electrodes are located upon first level interconnects.
- 4. The device of claim 3 wherein said first electrodes are formed of a metal.
- 5. The device of claim 1 wherein said first electrodes are formed of a metal.
- 6. The device of claim 1 wherein said first electrodes comprise first level interconnects.
- 7. The device of claim 1 wherein said first electrodes comprise interconnect pads.
- 8. A monolithic structure having a ferroelectric memory device electrically coupled by interconnects to an integrated circuit comprising:
- a substrate having an upper surface;
- a set of first parallel electrodes comprising a first level composed of a metal located upon or above said substrate upper surface;
- a set of second parallel electrodes composed of a metal located above but spaced from said first electrodes by an insulating material, both of the first and second electrodes being located above the upper surface of the substrate;
- the orientation of the second parallel electrodes being orthogonal to the orientation of the first parallel electrodes;
- a ferroelectric dielectric layer located above the upper surface of the substrate and in vias formed in said insulating material between said set of first and second electrodes thereby to form a set of ferroelectric storage capacitors located wholly above the substrate in the regions defined by the intersection of the said set of first and second parallel electrodes;
- conductive interconnects coupling said electrodes to said integrated circuit;
- bonding pads acting as contact areas to functionally connect the integrated circuit to external elements; and
- said memory device coupled to said integrated circuit being a single monolithic structure.
BACKGROUND OF THE INVENTION
This application is a continuation of application Ser. No. 07/611,058 filed Nov. 9, 1990 (now abandoned), which is a division of application Ser. No. 793,186 filed Oct. 31, 1985 now U.S. Pat. No. 5,024,964 issued Jun. 18, 1991, which is a divisional of application Ser. No. 133,338 filed Mar. 24, 1980 now U.S. Pat. No. 4,707,897 issued Nov. 24, 1987, which is a continuation-in-part of application Ser. No. 658,199 filed Feb. 17, 1976 now U.S. Pat. No. 4,195,355, which is a continuation-in-part of application Ser. No. 316,417 filed Dec. 18, 1972 now U.S. Pat. No. 3,939,292, which is a continuation-in-part of Ser. No. 76,059 filed Sep. 28, 1970 now U.S. Pat. No. 3,728,694.
US Referenced Citations (8)
Divisions (2)
|
Number |
Date |
Country |
Parent |
793186 |
Oct 1985 |
|
Parent |
133338 |
Mar 1980 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
611058 |
Nov 1990 |
|
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
658199 |
Feb 1976 |
|
Parent |
316417 |
Dec 1972 |
|
Parent |
76059 |
Sep 1970 |
|