Claims
- 1. A MOS device comprising:
- a semiconductor substrate of a first conductivity type having a major surface;
- a first insulating film on said major surface to define a MOS transistor region;
- a MOS transistor in said MOS transistor region including source and drain layers of a second conductivity type in said major surface and a gate electrode spaced from a channel region between said source and drain layers by a gate insulating film thinner than said first insulating film; and
- a well layer formed in and extending below said channel region to control a threshold voltage of said MOS transistor, said well layer having a substantially semi-circular section with a non-flat lower surface and non-flat sides.
- 2. A device according to claim 1, wherein said well layer is of the same conductivity type as that of said source and drain layers of said MOS transistor.
- 3. A device according to claim 1, wherein said well layer is of a conductivity type opposite to that of said source and drain layers of said MOS transistor.
- 4. A MOS device comprising:
- a semiconductor body having a major surface;
- a first insulating film on said major surface to define a MOS transistor region;
- a MOS transistor in said MOS transistor region having a source layer and a drain layer formed in said semiconductor body to define a channel region therebetween, and a gate electrode spaced from said channel region by a gate insulating film thinner than said first insulating film; and
- at least one well layer formed in and extending below said channel region to control a threshold voltage of said MOS transistor, said well layer having a substantially semicircular and continuously curved cross-section.
- 5. The MOS device according to claim 4, wherein said at least one well layer comprises one well layer.
- 6. The MOS device according to claim 5, wherein a length of said gate electrode in a direction parallel to a length of said channel region is equal to or less than twice a depth X.sub.j of said well layer.
- 7. The MOS device according to claim 4, wherein said source, drain, and well layers are of a same conductivity type.
- 8. The MOS device according to claim 4 wherein said source and drain layers are of a first conductivity type and said well layer is of a second conductivity type.
- 9. A MOS device comprising:
- a semiconductor body having a major surface;
- a first insulating film on said major surface to define a MOS transistor region;
- a plurality of MOS transistors respectively formed in said MOS transistor regions, each MOS transistor comprising a source layer and a drain layer formed in said semiconductor body to define a channel region therebetween, and a gate electrode spaced from said channel region by a gate insulating film thinner than said first insulating film; and
- well layers formed in and extending below said channel regions to control respective threshold voltages of said MOS transistor, said well layers having substantially semicircular and continuously curved cross-sections.
- 10. A MOS device comprising:
- a semiconductor body;
- a MOS transistor having a source layer and a drain layer formed in said semiconductor body to define a channel region therebetween, and a gate electrode insulatively spaced from said channel region; and
- at least two well layers formed in said channel region to control a threshold voltage of said MOS transistor.
- 11. The MOS device according to claim 10, wherein said well layers have substantially semicircular and continuously curved cross-sections.
- 12. The MOS device according to claim 10 wherein said well layers have substantially semicircular cross-sections.
- 13. The MOS device according to claim 10, wherein said well layers comprise elongated well layers.
- 14. The MOS device according to claim 13, wherein said elongated well layers extend in a direction parallel to a width of said channel.
- 15. A MOS device, comprising:
- a semiconductor body having a major surface;
- first and second MOS transistors respectively formed in first and second MOS transistor regions on said major surface;
- a first arrangement of well layers in a channel region of said first MOS transistor to set a threshold voltage of said first MOS transistor; and
- a second arrangement of well layers in a channel region of said second MOS transistor to set a threshold voltage of said second MOS transistor which is different than the threshold voltage of said first MOS transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-104580 |
Apr 1990 |
JPX |
|
Parent Case Info
This application is a continuation, of application Ser. No. 07/681,927, filed Apr. 8, 1991, abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4893164 |
Shirato |
Jan 1990 |
|
4987465 |
Longcor et al. |
Jan 1991 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
0055552 |
Jul 1982 |
EPX |
56-4279 |
Jan 1981 |
JPX |
59-61059 |
Apr 1984 |
JPX |
63-241965 |
Oct 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Patent Abstracts of Japan, vol. 11, No. 174 (E-513) (2621), Jun. 4, 1987; & JP-A-628553 (Toshiba) 16.01.1987. |
Stengl et al., I.E.E.E. Transactions on Electron Devices, vol. ED-33, No. 3 Mar. 1986, pp. 426-428. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
681927 |
Apr 1991 |
|