Claims
- 1. A process for forming a pair of storage capacitors in an n-type well for use in dynamic memory cells, comprising the steps of:
- forming a p-type region in said well;
- forming a polysilicon layer over said p-type region, said layer being doped with an n-type dopant and contacting said p-type region at a predetermined area;
- driving said n-type dopant from said polysilicon layer at said predetermined area through said p-type region so as to separate said p-type region into a first and a second p-type region separated by an n-type region;
- whereby two storage capacitors are formed.
- 2. The process defined by claim 1 wherein said step of forming said p-type region comprises ion implantation with boron.
- 3. The process defined by claim 1 wherein said polysilicon layer is patterned to form plates over said first and second regions and wherein other areas of said layer are patterned into gate members for transistors.
- 4. The process defined by claim 3 including a doping step to form p-type source and drain regions for said transistors; one of said source and drain regions being formed contiguous with said first and second regions.
Parent Case Info
This is a division of application Ser. No. 182,870, filed Sept. 2, 1980 now U.S. Pat. No. 4,364,075.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4158238 |
Erb |
Jun 1979 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
182870 |
Sep 1980 |
|