Claims
- 1. An MOS-type solid-state imaging apparatus comprising:unit cells arranged in an array; a selector configured to select one row of the unit cells; selection lines connected to said selector, to which a selection signal is supplied, the selection signal having two levels; reset lines connected to said selector and each row of said unit cells, to which a reset signal is supplied, the reset signal having two levels; and vertical signal lines to which outputs from said unit cells in each column are supplied, wherein each of said unit cells comprises: a photoelectric conversion portion; an amplification transistor having a gate to which an output from said photoelectric conversion portion is supplied, a source connected to said vertical signal line, and a drain connected to said selection line; and a reset transistor having a gate to which the reset signal is supplied, a source connected to the photoelectric conversion portion, and a drain connected to the selection line, and wherein said amplification transistor has a short channel effect that when a selection voltage is applied to said selection line, a channel potential under the gate changes to a voltage not less than a signal voltage of said photoelectric conversion portion.
- 2. An MOS-type solid-state imaging apparatus according to claim 1, further comprising a transfer gate circuit connected between said photoelectric conversion portion and the gate of said amplification transistor.
- 3. An MOS-type solid-state imaging apparatus according to claim 1, further comprising a compensation circuit configured to compensate for variations in amplification characteristics of the amplification transistors of said unit cells.
- 4. An MOS-type solid-state imaging apparatus according to claim 3, in which said compensation circuit comprises a noise canceler configured to subtract a noise component from an output from said unit cell.
- 5. An MOS-type solid-state imaging apparatus according to claim 3, in which said compensation circuit comprises a noise canceler configured to subtract a charge representing a noise component from a charge representing an output from said unit cell.
- 6. An MOS-type solid-state imaging apparatus according to claim 3, in which said compensation circuit comprises a source follower circuit to which an output signal from said unit cell is supplied, a sample/hold capacitor to which an output signal from said source follower circuit is supplied through a sample/hold transistor and a clamp capacitor, and a sample/hold transistor connected to a connection point between said sample/hold capacitor and said clamp capacitor to turn on/off the connection point.
- 7. An MOS-type solid-state imaging apparatus according to claim 6, in which said sample hold capacitance and said clamp capacitor are stacked on each other.
- 8. An MOS-type solid-state imaging apparatus according to claim 3, in which said compensation circuit comprises a sample/hold capacitor to which an output signal from said unit cell is supplied through a clamp capacitor and a sample/hold transistor, and a clamp transistor connected to a connection point between said clamp capacitor and said sample/hold transistor to turn on/off said clamp capacitor.
- 9. An MOS-type solid-state imaging apparatus according to claim 8, in which said compensation circuit comprises a correction circuit configured to reduce a difference between impedances of said clamp capacitor in ON and OFF periods.
- 10. An MOS-type solid-state imaging apparatus according to claim 9, in which said correction circuit comprises a correction capacitor configured to increase a capacitance of said clamp capacitor when said clamp transistor is off.
- 11. An MOS-type solid-state imaging apparatus according to claim 3, in which said compensation circuit comprises a source follower circuit to which an output signal from said unit cell is supplied, a sample/hold capacitor to which an output signal from said source follower circuit is supplied through a clamp capacitor and a sample/hold transistor, and a clamp transistor connected to a connection point between said clamp capacitor and said sample/hold transistor to turn on/off said clamp capacitor.
- 12. An MOS-type solid-state imaging apparatus according to claim 3, in which said compensation circuit comprises a slice transistor having a gate to which an output signal from said unit cell is supplied, a slice capacitor and a slice reset transistor which are connected to a source of said slice transistor, and a slice charge transfer capacitor and a drain reset transistor which are connected to a drain of said slice transistor.
- 13. An MOS-type solid-state imaging apparatus according to claim 3, in which said compensation circuit comprises a sample/hold capacitor to which an output signal from said unit cell is supplied through a sample/hold transistor and a clamp capacitor, and a sample/hold transistor connected to a connection point between said sample/hold capacitor and said clamp capacitor to turn on/off said connection point.
- 14. An MOS-type solid-state imaging apparatus comprising:an imaging region formed by two-dimensionally arranging unit cells serving as photoelectric conversion portions on a semiconductor substrate; vertical address lines arranged in a row direction of said imaging region, to which a selection signal is supplied, the selection signal having two levels; vertical signal lines arranged in a column direction of said imaging region to read out signals from said unit cells; load transistors each connected to one end of each of said vertical signal lines; and horizontal selection transistors each connected to the other end of each of said vertical signal lines, wherein said unit cell comprises: a photodiode serving as the photoelectric conversion portion; an amplification transistor having a gate to which an output from said photodiode is supplied, and a source and a drain respectively connected to said vertical signal line and said vertical address line; and a reset transistor having a gate to which the reset signal is supplied, a source connected to the photodiode, and a drain connected to the selection line, and wherein said amplification transistor has a short channel effect that when an address voltage is applied to said vertical address fine, a channel potential under the gate changes to a voltage not less than a signal voltage of said photodiode.
- 15. An MOS-type solid-state imaging apparatus according to claim 14, in which a transfer transistor is connected between said photodiode and the gate of said amplification transistor.
- 16. An MOS-type solid-state imaging apparatus comprising:an imaging region formed by two-dimensionally arranging unit cells on a semiconductor substrate, each of said unit cells comprising a photodiode, an amplification transistor having a gate to which an output from said photodiode is supplied, an addressing element configured to activate said amplification transistor, and a reset circuit configured to discharge a signal from said photodiode; vertical address lines arranged in a row direction of said imaging region; a vertical shift register configured to drive said vertical address lines; vertical signal lines arranged in a column direction in which currents are read out from said amplification transistors; load transistors each connected to one end of each of said vertical signal lines; horizontal selection transistors each connected to the other end of each of said vertical signal lines; a horizontal selection shift register configured to sequentially apply selection pulse signals to gates of said horizontal selection transistors; and a horizontal signal line configured to read out signal currents from said vertical signal lines through said horizontal selection transistors, wherein a source and a drain of said amplification transistor are respectively connected to said vertical signal line and said vertical address line, a reset transistor has a gate to which the reset signal is supplied, a source connected to the photodiode, and a drain connected to the selection line, and said amplification transistor has a short channel effect that when an address voltage is applied to said vertical address line, a channel potential under the gate changes to a voltage not less than a signal voltage of said photodiode.
- 17. An MOS-type solid-state imaging apparatus according to claim 16, in which a transfer transistor is connected between said photodiode and the gate of said amplification transistor.
Priority Claims (4)
Number |
Date |
Country |
Kind |
7-206140 |
Aug 1995 |
JP |
|
7-206143 |
Aug 1995 |
JP |
|
7-206144 |
Aug 1995 |
JP |
|
8-059845 |
Mar 1996 |
JP |
|
CROSS-REFERENCE TO THE RELATED APPLICATIONS
This is a Divisional of Ser. No 09/022,124 filed on Feb. 11, 1998, which is a continuation application of Application No. PCT/JP96/02280, filed Aug. 12, 1996, now abandoned.
US Referenced Citations (13)
Foreign Referenced Citations (3)
Number |
Date |
Country |
5-207220 |
Aug 1993 |
JP |
6-189199 |
Jul 1994 |
JP |
WO9707629 |
Feb 1997 |
WO |
Non-Patent Literature Citations (1)
Entry |
Chamberlain, Savvas G. “Photosensitivity and Scanning of Silicon Image Detector Arrays.” IEEE, Journal of Solid-State Circuits, vol. SC-4, No. 6, Dec. 1969, pp. 333-342. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/JP96/02280 |
Aug 1996 |
US |
Child |
09/022124 |
|
US |