The present invention is directed towards the field of temperature compensation current sources.
Current sources are components commonly used in metal oxide semiconductor field effect transistors (MOSFETs). These current sources can be sensitive to temperature or process variations and produce an unstable and variable output current across a range of temperatures and process variations. Typically, current sources are designed to provide a constant current across temperature or process variations using junction diodes.
Therefore, there is a need for a constant current source that does not vary significantly with temperature or process variations that requires less area on a circuit.
Some embodiments provide a current source that generates a constant current using metal oxide semiconductor (MOS) transistors. A biasing circuit generates a biasing current based on the transconductance of the MOS transistors. A load circuit generates a load current from the biasing current. In one embodiment, the load circuit comprises a resistor coupled in parallel with a MOS device (e.g., MOS transistor) having a resistance (RMOS). The load current comprises the sum of a resistor current, which flows through the resistor, and a MOS current that flows through the MOS device.
The biasing current generated by the biasing circuit is constant except under temperature or process variations which may cause the biasing current to increase or decrease (due to the effect of temperature or process variations upon the transconductance of the MOS transistors). An increase or decrease in the biasing current (caused by temperature or process variations) produces an increase or decrease, respectively, in the resistor current that flows through the resistor of the load circuit. Temperature or process variations, however, also have an effect on the resistance value (RMOS) of the MOS device of the load circuit and cause the resistance value RMOS to increase or decrease. The changes in the resistance value RMOS also causes a change in the MOS current that flows through the MOS device, whereby the change in MOS current offsets the change in the resistor current to produce a relatively constant load current.
For example, if temperature or process variations cause the biasing current to increase, the resistor current through the resistor of the load circuit increases. These temperature or process variations, however, also cause the resistance RMOS of the MOS device of the load circuit to increase, thereby causing the MOS current through the MOS device to decrease. Therefore, the decrease in the MOS current approximately offsets the increase in the resistor current to produce a relatively constant load current of the load circuit. Likewise, if temperature or process variations cause the biasing current to decrease, the resistor current through the resistor of the load circuit decreases. These temperature or process variations, however, also cause the resistance RMOS of the MOS device of the load circuit to decrease, thereby causing the MOS current through the MOS device to increase. Therefore, the increase in the MOS current approximately offsets the decrease in the resistor current to produce a relatively constant load current of the load circuit. As such, the changes in the biasing current due to temperature or process variations is, in effect, approximately offset by a change in the MOS current (of the MOS device of the load circuit) due to the same temperature or process variations.
Thus, the load current is relatively constant because variations of the biasing current and the resistor current are offset by variations of the MOS current across temperature or process variations. An output current of the current source is also equal to a sum of the resistor current and the MOS current. In one embodiment, the output current is output from a current mirror circuit that mirrors the load current as the output current. In some embodiments, the current source produces a stable output current (Iout) that does not vary significantly across temperatures and process variations, the current source being implemented without use of a junction diode.
In one embodiment, the biasing circuit comprises first and second transistor pairs. The first transistor pair generates a first transconductance between a reference voltage and the load circuit, and the second transistor pair generates a second transconductance between the reference voltage and ground. For this embodiment, the first transistor pair comprises a size greater than the second transistor pair (e.g., four times the size)
The disclosure of U.S. Provisional Patent Application No. 60/660,728, filed Mar. 11, 2005, entitled “A MOSFET Temperature Compensation Current Source,” is hereby expressly incorporated herein by reference.
Although the present invention is described below in terms of specific exemplary embodiments, one skilled in the art will realize that various modifications and alterations may be made to the below embodiments without departing from the spirit and scope of the invention.
In the discussion below, Section I describes a constant current source and a method for generating a constant current. Section II describes characteristics of a non-constant current source and a constant current source. And Section III discusses output currents of current sources as a function of the transconductance parameter.
I. Constant Current Source
The load circuit 210 is coupled to the biasing circuit 205 and comprises at least one resistor and at least one MOS device coupled in parallel with the at least one resistor. As described below, the MOS device of the load circuit 210 is a MOS transistor. In other embodiments, however, the MOS device is any other type of metal oxide semiconductor device. The load circuit 210 receives the biasing current from the biasing circuit 205 and generates a constant load current from the biasing current. In particular, the load circuit 210 generates a resistor current (Ir) that flows through the resistor and a MOS current (It) that flows through the MOS transistor, the load current being the sum of a resistor current and the MOS current. The load current is relatively constant because variations of the resistor current are offset by variations of the MOS current across temperature or process variations (i.e., the resistor and MOS currents balance each other to produce a constant load current).
The current mirror circuit 215 is coupled to the biasing circuit 205 and generates an output current (Iout) equal to a sum of the resistor current (Ir) and the MOS current (It). The current mirror circuit 215 mirrors the load current of the load circuit 210 as the output current (Iout). In some embodiments, the current source 200 produces a stable output current (Iout) that does not vary significantly across temperatures and process variations, the current source being implemented without use of a junction diode.
If the current source 200 is to produce a constant output current of value A, the first current has a value of B, and the second current has a value of C, then A=B+C. If the first current changes in value, the second current balances the first current so that the output current is still approximately equal to A. For example, if temperature or processing variations cause the first current to increase in value to equal (B+delta), the value of the second current would thereby decrease in value to approximately equal (C−delta) so that the sum of the first and second currents is still approximately equal to A. Conversely, if temperature or processing variations cause the first current to decrease in value to equal (B−delta), the value of the second current would thereby increase in value to approximately equal (C+delta) so that the sum of the first and second currents is still approximately equal to A.
The biasing circuit 205 comprises a plurality of metal oxide semiconductor (MOS) transistors Q1 (305), Q2 (310), Q3 (315), and Q4 (320). As shown in
The biasing circuit 205 receives a starting current (Ista) and generates a regulated biasing current based on transconductance of the MOS transistors Q1 (305), Q2 (310), Q3 (315), and Q4 (320). In particular, the biasing circuit 205 comprises a first transistor pair Q1 (305) and Q3 (315) and a second transistor pair Q2 (310) and Q4 (320). The first transistor pair Q1 (305) and Q3 (315) generates a first transconductance between a reference voltage and the load circuit 210. The second transistor pair Q2 (310) and Q4 (320) generates a second transconductance between the reference voltage and ground.
The load circuit 210 is coupled to the biasing circuit 205 and comprises a resistor 325 coupled in parallel with a MOS transistor Q8 (330). The load circuit 210 receives the biasing current from the biasing circuit 205 and generates a constant load current from the biasing current. The load circuit 210 generates a resistor current (Ir) through the resistor 325 and a MOS current (It) through the MOS transistor 330, whereby load current equals resistor current (Ir)+MOS current (It).
The biasing current generated by the biasing circuit 205 is constant except under temperature or process variations which may cause the biasing current to increase or decrease (due to the effect of temperature or process variations upon the transconductance of the MOS transistors Q1 to Q4 of the biasing circuit 205). An increase or decrease in the biasing current (caused by temperature or process variations) produces an increase or decrease, respectively, in the resistor current (Ir) through the resistor 325 of the load circuit 210. Temperature or process variations, however, also have an effect on the resistance value (RMOS) of the MOS device 330 of the load circuit 210 and cause the resistance value RMOS to increase or decrease. The changes in the resistance value RMOS also causes a change in the MOS current (It) that flows through the MOS device 330, whereby the change in MOS current (It) offsets the change in the resistor current (Ir) to produce a relatively constant load current.
For example, if temperature or process variations cause the biasing current to increase, the resistor current (Ir) through the resistor 325 of the load circuit 210 increases. These temperature or process variations, however, also cause the resistance RMOS of the MOS device 330 of the load circuit 210 to increase, thereby causing the MOS current (It) through the MOS device 330 to decrease. Therefore, the decrease in the MOS current (It) offsets the increase in the resistor current (Ir) to produce a relatively constant load current of the load circuit 210. Likewise, if temperature or process variations cause the biasing current to decrease, the resistor current (Ir) through the resistor 325 of the load circuit decreases. These temperature or process variations, however, also cause the resistance RMOS of the MOS device 330 of the load circuit to decrease, thereby causing the MOS current (It) through the MOS device to increase. Therefore, the increase in the MOS current (It) offsets the decrease in the resistor current (Ir) to produce a relatively constant load current of the load circuit. As such, the changes in the biasing current due to temperature or process variations is, in effect, approximately offset by a change in the MOS current (of the MOS device of the load circuit) due to the same temperature or process variations. Thus, the load current is relatively constant because variations of the biasing current and resistor current (Ir) are offset by variations of the MOS current (It) across temperature or process variations.
As shown in
As such, in some embodiments, the first transistor pair Q1 (305) and Q3 (315) comprises transistors that are larger in size than the transistors of the second transistor pair Q2 (310) and Q4 (320) to accommodate the additional voltage drop (Ir*R) across the resistor 325 (which lies in the voltage drop path of transistors Q1 and Q3). In one embodiment, the size of transistors Q1 and Q3 are four times the size of transistors Q2 and Q4.
The current mirror circuit 215 is coupled to the biasing circuit 205 and comprises a plurality of MOS transistors Q5 (335), Q6 (340), and Q7 (345). As shown in
Iout=Ir+It
The method then generates (at 410) a constant load current from the biasing current (e.g., using a load circuit comprising a resistor and a MOS transistor in parallel), the load current comprising a resistor current and a MOS current, wherein variations of the resistor current are offset by variations of the MOS current across temperature or process variations. The method then generates (at 415) an output current equal to a sum of the resistor current and the MOS current, the output current being approximately constant in value across temperature or process variations.
II. Current Source Characteristics
Characteristics of the constant current source can be better understood by first examining the characteristics of a non-constant current source that produces an output current that varies significantly across temperature or processing variations. As known in the art, a transconductance parameter (KP) of a current source has a high correlation to temperature or processing variations and varies significantly along with temperature or processing variations. As such, the transconductance parameter of a current source is typically used to correlate variations in the output current of the current source to variations in temperature or processing. Thus, a current source that produces significant variations in its output current as the transconductance parameter of the current source varies is also considered to produce significant variations in its output current with temperature or processing variations (as discussed further below in relation to
To determine temperature compensation (TC) as a function of output current (ID) for the KP dependent current source 500 of
Given:
k=gain of current source circuit;
W=width of gate channel;
L=length of gate channel;
N=transistor size multiplication factor between Q1 and Q2 and between Q4 and Q3 (e.g., if Q1 and Q4 are four times larger than Q2 and Q3, N=4);
KP=transconductance parameter (A/V2);
ID=drain current;
VTH=threshold voltage;
VGS=gate-source voltage;
VDS=drain-source voltage; and
T=temperature,
then:
As such, temperature compensation (TC) as a function of output current (ID) can be represented by the equation:
To determine the value of the output current (ID):
For example:
Other characteristics of the MOSFET KP dependent current source 500 of
Given:
III. Output Current as a Function of the Transconductance Parameter KP
As discussed above, the transconductance parameter KP of a current source varies significantly with temperature or processing variations and can be used to correlate the output current of the current source to variations in temperature or processing. A current source that produces significant variations in its output current as the transconductance parameter KP of the current source varies is also considered to produce significant variations in its output current with temperature or processing variations.
A second graph line 710 shows the output current of the constant current source 300 of
One of ordinary skill will recognize that the invention can be embodied in other specific forms without departing from the spirit of the invention, even though the invention has been described with reference to numerous specific details. In view of the foregoing, one of ordinary skill in the art would understand that the invention is not to be limited by the foregoing illustrative details, but rather is to be defined by the appended claims.
This application claims the benefit of U.S. Provisional Patent Application No. 60/660,728, filed Mar. 11, 2005, entitled “A MOSFET Temperature Compensation Current Source.”
Number | Name | Date | Kind |
---|---|---|---|
1735742 | Fetter | Nov 1929 | A |
2140770 | Schofield | Dec 1938 | A |
2325174 | Cooper | Jul 1943 | A |
2464557 | Crokett | Mar 1949 | A |
2496177 | Richards et al. | Jan 1950 | A |
2531312 | Loon | Nov 1950 | A |
2549789 | Ferrill | Apr 1951 | A |
2796524 | Ferrill | Jun 1957 | A |
2801341 | Jaffe | Jul 1957 | A |
2815406 | Tongue | Dec 1957 | A |
3252096 | Carlson | May 1966 | A |
3400345 | Oloff | Sep 1968 | A |
3488595 | Vasile | Jan 1970 | A |
3509500 | McNair et al. | Apr 1970 | A |
3544903 | Sakamoto | Dec 1970 | A |
3686575 | Chamberlain | Aug 1972 | A |
3794941 | Templin | Feb 1974 | A |
3931578 | Gittinger | Jan 1976 | A |
4112378 | Ito et al. | Sep 1978 | A |
4118679 | Hiday et al. | Oct 1978 | A |
4138654 | Luhowy | Feb 1979 | A |
4296391 | Hazama et al. | Oct 1981 | A |
4330794 | Sherwood | May 1982 | A |
4379271 | Lehmann | Apr 1983 | A |
4456895 | Landt et al. | Jun 1984 | A |
4514763 | Rindal | Apr 1985 | A |
4555809 | Carlson | Nov 1985 | A |
4598423 | Hettiger | Jul 1986 | A |
4785253 | Hughes | Nov 1988 | A |
4789897 | Kappeler et al. | Dec 1988 | A |
4812851 | Giubardo | Mar 1989 | A |
4818903 | Kawano | Apr 1989 | A |
4882614 | Kageyama et al. | Nov 1989 | A |
4970479 | Landt et al. | Nov 1990 | A |
4985769 | Yasumoto et al. | Jan 1991 | A |
4988902 | Dingwall | Jan 1991 | A |
5077542 | Lanoiselee | Dec 1991 | A |
5122868 | Isnardi | Jun 1992 | A |
5146337 | Grubbs | Sep 1992 | A |
5146338 | Lehmann et al. | Sep 1992 | A |
5148280 | Wignot et al. | Sep 1992 | A |
5155580 | Gibson et al. | Oct 1992 | A |
5187445 | Jackson | Feb 1993 | A |
5263018 | Christopher | Nov 1993 | A |
5264937 | Christopher | Nov 1993 | A |
5287180 | White | Feb 1994 | A |
5386239 | Wang et al. | Jan 1995 | A |
5491715 | Flaxl | Feb 1996 | A |
5519265 | Latham | May 1996 | A |
5525940 | Heikkila et al. | Jun 1996 | A |
5663773 | Goeckler | Sep 1997 | A |
5737035 | Rotzoll | Apr 1998 | A |
5898900 | Richter et al. | Apr 1999 | A |
5905398 | Todsen et al. | May 1999 | A |
5914633 | Comino et al. | Jun 1999 | A |
5917387 | Rice | Jun 1999 | A |
5956098 | Mizukami | Sep 1999 | A |
6016170 | Takayama et al. | Jan 2000 | A |
6094236 | Abe et al. | Jul 2000 | A |
6104442 | Patel et al. | Aug 2000 | A |
6137773 | Stilwell et al. | Oct 2000 | A |
6169569 | Widmer et al. | Jan 2001 | B1 |
6177964 | Birleson | Jan 2001 | B1 |
6219376 | Zhodzishsky et al. | Apr 2001 | B1 |
6226509 | Mole et al. | May 2001 | B1 |
6243567 | Saito | Jun 2001 | B1 |
6256495 | Francisco et al. | Jul 2001 | B1 |
6275113 | Nakano et al. | Aug 2001 | B1 |
6307443 | Gabara | Oct 2001 | B1 |
6307897 | Ohta et al. | Oct 2001 | B1 |
6324233 | Sempel et al. | Nov 2001 | B1 |
6351293 | Perlow | Feb 2002 | B1 |
6359940 | Ciccarelli et al. | Mar 2002 | B1 |
6377315 | Carr et al. | Apr 2002 | B1 |
6407622 | Opris | Jun 2002 | B1 |
6424206 | Takahashi et al. | Jul 2002 | B2 |
6424209 | Gorecki et al. | Jul 2002 | B1 |
6470055 | Feher | Oct 2002 | B1 |
6535075 | Frech et al. | Mar 2003 | B2 |
6535722 | Rosen et al. | Mar 2003 | B1 |
6538521 | Kobayashi et al. | Mar 2003 | B2 |
6593828 | Helfenstein et al. | Jul 2003 | B1 |
6597748 | Hietala et al. | Jul 2003 | B1 |
6628728 | McCarty, Jr. | Sep 2003 | B1 |
6631256 | Suominen | Oct 2003 | B2 |
6636085 | Okazaki et al. | Oct 2003 | B2 |
6657678 | Mizukami et al. | Dec 2003 | B1 |
6667649 | Lee | Dec 2003 | B1 |
6667760 | Limberg | Dec 2003 | B1 |
6680971 | Tazebay | Jan 2004 | B1 |
6686817 | Zhu | Feb 2004 | B2 |
6714608 | Samueli et al. | Mar 2004 | B1 |
6724441 | Choi | Apr 2004 | B2 |
6725463 | Birleson | Apr 2004 | B1 |
6744335 | Ryhanen et al. | Jun 2004 | B2 |
6750734 | Utsunomiya et al. | Jun 2004 | B2 |
6778022 | Zhang et al. | Aug 2004 | B1 |
6778594 | Liu | Aug 2004 | B1 |
6850747 | Imbornone et al. | Feb 2005 | B1 |
6856652 | West et al. | Feb 2005 | B2 |
6873369 | Koyama | Mar 2005 | B2 |
6882245 | Utsunomiya et al. | Apr 2005 | B2 |
6911861 | Deng | Jun 2005 | B2 |
6937670 | Cowley et al. | Aug 2005 | B2 |
6940358 | Meacham | Sep 2005 | B1 |
6940365 | Kamata et al. | Sep 2005 | B2 |
6954115 | Wong | Oct 2005 | B2 |
7079195 | Birleson et al. | Jul 2006 | B1 |
7224210 | Garlapati et al. | May 2007 | B2 |
20020047942 | Vorenkamp | Apr 2002 | A1 |
20020050861 | Nguyen et al. | May 2002 | A1 |
20020186099 | Sengupta | Dec 2002 | A1 |
20030053562 | Busson et al. | Mar 2003 | A1 |
20030097601 | Glas et al. | May 2003 | A1 |
20030132455 | Utsunomiya et al. | Jul 2003 | A1 |
20030186671 | Prodanov et al. | Oct 2003 | A1 |
20030197810 | Jaffe | Oct 2003 | A1 |
20030223017 | Utsunomiya et al. | Dec 2003 | A1 |
20040095513 | Kamata et al. | May 2004 | A1 |
20040198289 | Ashkenazi | Oct 2004 | A1 |
20040233029 | Pohl et al. | Nov 2004 | A1 |
20050143039 | Kamata et al. | Jun 2005 | A1 |
20060028301 | Kamata et al. | Feb 2006 | A1 |
20060229046 | Bult | Oct 2006 | A1 |
Number | Date | Country |
---|---|---|
0392449 | Oct 1990 | EP |
0676880 | Oct 1995 | EP |
0707379 | Apr 1996 | EP |
11122067 | Apr 1999 | JP |
11122068 | Apr 1999 | JP |
WO 9522839 | Aug 1995 | WO |
WO 9639778 | Dec 1996 | WO |
WO 0106637 | Jan 2001 | WO |
WO 0128310 | Apr 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20060214723 A1 | Sep 2006 | US |
Number | Date | Country | |
---|---|---|---|
60660728 | Mar 2005 | US |