Claims
- 1. A MOS-gated circuit, comprising:
a plurality of gated switches; and a driver circuit electrically coupled to the gated switches, the driver circuit including a plurality of conduction detect circuits electrically coupled to the gated switches, respectively, each of the conduction detect circuits configured to detect a characteristic of an assigned gated switch related to whether the assigned switch is in a conducting state; wherein the driver circuit automatically prevents a simultaneous conduction of the gated switches if the assigned gated switch is in the conducting state.
- 2. The circuit according to claim 1, wherein each of the conduction detect circuits includes a comparator configured to produce an output signal in accordance with a difference between a gate-to-source voltage of the assigned gated switch and a reference voltage, the output signal communicating whether the assigned gated switch is in a conducting state.
- 3. The circuit according to claim 2, wherein the reference voltage is selected to be below a turn-on threshold voltage of the assigned gated switch.
- 4. The circuit according to claim 2, wherein the driver circuit includes a plurality of AND-logic components respectively assigned to and electrically coupled to the gated switches, each of the AND-logic components including a first input electrically coupled to the output signal of a respective one of the conduction detect circuits, each of the AND-logic components including a second input electrically coupled to a control input.
- 5. The circuit according to claim 1, wherein the plurality of gated switches includes a first gated switch and a second gated switch electrically coupled to one another in series, each of the gated switches including gate, source, and drain electrodes, the driver circuit including a first AND-logic component electrically coupled to and assigned to the first gated switch, a second AND-logic component electrically coupled to and assigned to the second gated switch, a first comparator having an output and positive and negative inputs, the positive input of the first comparator being electrically coupled to the gate electrode of the first gate switch, the negative input of the first comparator being electrically coupled to a first reference voltage, a second comparator having an output and positive and negative inputs, the positive input of the second comparator being electrically coupled to the gate electrode of the second gate switch, the negative input of the second comparator being electrically coupled to a second reference voltage, the output of the first comparator being electrically coupled to the second AND-logic component, the output of the second comparator being electrically coupled to the first AND-logic component, a high-side control input being electrically coupled to the first AND-logic component, a low-side control input being electrically coupled to the second AND-logic component.
- 6. The circuit according to claim 1, wherein the plurality of gated switches include at least one IGBT switch having an epitaxial layer, an additional diffusion arranged within the epitaxial layer, and a sense electrode electrically coupled to the additional diffusion, the characteristic related to whether the assigned switch is in the conducting state including a voltage of the sense electrode.
- 7. The circuit according to claim 6, wherein the conduction detect circuit assigned to the IGBT switch detects whether the IGBT switch is in a conducting state by comparing the voltage of the sense electrode with a drain voltage of the IGBT.
- 8. The circuit according to claim 1, wherein the gated switches include at least one of MOSFETs, IGBTs, and GTO Thyristors.
- 9. A circuit to control a plurality of gated switches, comprising:
a driver circuit electrically coupled to the gated switches, the driver circuit including a plurality of conduction detect circuits electrically coupled to the gated switches, respectively, each of the conduction detect circuits configured to detect a characteristic of an assigned gated switch related to whether the assigned switch is in a conducting state; wherein the driver circuit automatically prevents a simultaneous conduction of the gated switches if the assigned gated switch is in the conducting state.
- 10. The circuit according to claim 9, wherein each of the conduction detect circuits includes a comparator configured to produce an output signal in accordance with a difference between a gate-to-source voltage of the assigned gated switch and a reference voltage, the output signal communicating whether the assigned gated switch is in a conducting state.
- 11. An adaptive dead time circuit to control first and second series connected MOS-gated devices configured to conduct sequentially, but not simultaneously, the adaptive dead time circuit comprising:
first and second monitor circuits coupled to the MOS-gated devices, the monitor circuits being configured to produce respective output signals in response to a measurement of a characteristic of the first and second MOS-gated devices related to their ability to withstand a reverse voltage, the output signals of the first and second monitor circuits being respectively connected to the gate electrodes of the MOS-gated devices to enable their turn so that simultaneous conduction of the first and second MOS-gated devices is prevented and the dead-time between their conduction sequences is minimized.
- 12. An IGBT device, comprising:
a substrate having a conductivity type; a drain electrode arranged on a bottom surface of the substrate; an epitaxial layer arranged on the substrate and having a conductivity type opposite that of the substrate; at least one body diffusion arranged within the epitaxial layer and having a conductivity type the same as that of the substrate; at least one source diffusion arranged within the body diffusion and having a conductivity type the same as that of the epitaxial layer; a gate electrode to control the IGBT device; a source electrode electrically coupled to the body diffusion and the source diffusion; an additional diffusion arranged within the epitaxial layer and having a conductivity type the same as that of the substrate, the additional diffusion forming a collector region of a vertical bipolar arrangement in the IGBT; and a sense electrode electrically coupled to the additional diffusion; wherein the presence of minority carriers in the epitaxial layer may be detected in accordance with a voltage of the sense electrode.
- 13. A method to prevent the simultaneous conduction of a plurality of gated switches, the method comprising:
detecting whether at least one of the gated switches is not capable of sustaining a reapplied voltage without conducting; and automatically preventing a simultaneous conduction of the gated switches if the at least one of the gated switches is not capable of sustaining the reapplied voltage without conducting.
RELATED APPLICATIONS
[0001] The present application is based on and claims the benefit of U.S. Provisional Application Serial No. 60/387,093, filed on Jun. 6, 2002, entitled MOSGATE DRIVER INTEGRATED CIRCUIT WITH ADAPTIVE DEAD TIME, the entire contents of which are expressly incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60387093 |
Jun 2002 |
US |