The present disclosure relates to a motherboard.
Typically, a motherboard connector can only communicate with an external device sharing a specific standard.
Many aspects of the present disclosure can be better understood with reference to the following drawing(s). The components in the drawing(s) are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present disclosure. Moreover, in the drawing(s), like reference numerals designate corresponding parts throughout the several views.
The disclosure is illustrated by way of example and not by way of limitation in the figures of the accompanying drawings in which like references indicate similar elements. It should be noted that references to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean “at least one.” The reference “a plurality of” means “at least two.”
The motherboard 10 can comprise a connector 20, a first signal module 30, a second signal module 40, a switch module 60, and a power module 70. The connector 20, the first signal module 30, and the second signal module 40 are connected to the switch module 60. The power module 70 is coupled to the first signal module 30 and the connector 20.
The switch module 60 comprises a chip U2. The first signal module 30 comprises a platform controller 90. The second signal module 40 comprises a baseboard controller 80. A pin OE1 of the chip U2 and a pin OE2 of the chip U2 are connected to a pin N of platform controller 90. A pin OE3 of the chip U2 and a pin OE4 of the chip U2 are connected to a pin P of the platform controller 90. A pin USBN of the platform controller 90 is connected to a pin A3 of the chip U2. A pin USBP of the platform controller 90 is connected to a pin A4 of the chip U2. A pin SDA of the baseboard controller 80 is connected to a pin A1 of the chip U2. A pin SCL of the baseboard controller 80 is connected to a pin A2 of the chip U2.
The power module 70 comprises electronic switches Q1 and Q2. A first terminal of the electronic switch Q1 is connected to a pin N of the platform controller 90. A second terminal of the electronic switch Q1 is connected to a power input terminal P3V3_AUX. A third terminal of the electronic switch Q1 is connected to a pin 1 of the connector 20. A first terminal of the electronic switch Q2 is connected to the pin P of the platform controller 90. A second terminal of the electronic switch Q2 is connected to a power input terminal P5V. A third terminal of the electronic switch Q2 is connected to the pin 1 of the connector 20. A pin 2 of the connector 20 is connected to a pin Y3 of the chip U2. The pin 2 of the connector 20 is also connected to a pin Y2 of the chip U2. A pin 3 of the connector 20 is connected to a pin Y1 of the chip U2. The pin 3 of the connector 20 is also connected to a pin Y4 of the chip U2. A pin 4 of the connector 20 is grounded.
When the connector 20 is connected to a first external device which uses a system management bus to communicate with the baseboard controller 80, the platform controller 90 outputs a high level signal through the pin P and a low level signal through the pin N. The electronic switch Q2 is turned off when the first terminal of the electronic switch Q2 receives the high level signal. The electronic switch Q1 is turned on when the first terminal of the electronic switch Q1 receives the low level signal. The power input terminal P3V3_AUX supplies power to the pin 1 of the connector 20. The pin A1 of the chip U2 is connected to the pin Y1 of the chip U2 when the pin OE1 of the chip U2 is at a low level. The pin A2 of the chip U2 is connected to the pin Y2 of the chip U2 when the pin OE2 is at a low level. The pin A3 of the chip U2 is disconnected from the pin Y3 of the chip U2 when the pin OE3 is at a high level. The pin A4 of the chip U2 is disconnected from the pin Y4 of the chip U2 when the pin 0E4 is at a high level. The connector 20 is connected to the baseboard controller 80. The first external device communicates with the baseboard controller 80 through the connector 20.
When the connector 20 is coupled to a second external device which communicates with the platform controller 90, the platform controller 90 outputs a high level signal through the pin N and a low level signal through the pin P. When the electronic switch Q1 is turned off, the electronic switch Q2 is turned on. The power input terminal P5V supplies power to the pin 1 of the connector 20. The pin A1 is disconnected from the pin Y1 when the pin OE1 is at a high level. The pin A2 is disconnected from the pin Y2 when the pin 0E2 is at a high level. The pin A3 is connected to the pin Y3 when the pin OE3 is at a low level. The pin A4 is connected to the pin Y4 when the pin OE3 is at a low level. The second external device communicates with the platform controller 90 through the connector 20.
In the embodiment, the electronic switches Q1 and Q2 are p-channel field effect transistors.
While the disclosure has been described by way of example and in terms of an embodiment, it is to be understood that the disclosure is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements as would be apparent to those skilled in the art. Therefore, the range of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Number | Date | Country | Kind |
---|---|---|---|
2013102044813 | May 2013 | CN | national |