This application claims the priority benefit of China application serial no. 201010247210.2, filed Aug. 6, 2010. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
1. Field of the Invention
The invention relates to a motherboard, more particularly, to a motherboard with universal series bus connectors.
2. Description of the Related Art
Universal series bus (USB) is a serial bus standard and an input/output (I/O) interface specification. It is widely used in communication products such as a personal computer and a mobile device.
The USB is initially promoted by Intel and Microsoft. It has the most important feature of supporting hot plug and plug-and-play. When a USB device is plugged into a computer system, a motherboard loads a driver of the USB device automatically. Thus, it is more convenient than peripheral component interconnect (PCI) or other buses in usage.
The data transmission speed of the USB improves continuously. The maximum transmission speed of the USB 1.1 is 12 Mbps, and the maximum transmission speed of the USB 2.0 is 480 Mbps. The maximum transmission speed of the recent USB 3.0 is improved over 4.8 Gbps. Based on the transmission speed difference, the USB 1.1 is now regarded as a low speed USB, the USB 2.0 is a high speed USB, and the USB 3.0 is regarded as a super high speed USB.
In the first group of the connector pins 12, the first pin VCC is connected to a direct current (DC) power, the third pin P1_D− and the fifth pin P1_D+ are used for signal transmission of the USB 2.0, and the seventh pin GND is connected to the ground.
In the second group of the connector pins 14, the eighth pin GND is connected to the ground, the sixth pin P2_D+ and the fourth pin P2_D− are used for the signal transmission of the USB 2.0, the second pin VCC is connected to the DC power, and the tenth pin NC is not connected.
The outside length of the USB 2.0 connector 10 is 20.30 mm, its inside length is 17.90 mm, its width is 6.40 mm. The space between the second pin GND to the tenth pin VCC is 10.16 mm, and the interval between each two pins is 2.54 mm.
Furthermore, part of each nine pins 18 of the USB 2.0 connector 10 is exposed from the bottom of the PCB 20 after plugged to the nine weld holes 22 of the PCB 20, which results in signal integrity and may generate a reflected signal.
USB connectors 10 under 2.0 specification have a signal transmission relatively slow, and thus the reflected signal C+ does not have an obvious interference on the partial signal B. However, as the USB 3.0 gradually takes place of the USB 2.0, and the transmission speed of the USB 3.0 is relatively faster than that of the USB 2.0, the interference of the reflected signal C+increases greatly.
A motherboard is provided which includes a bus connector and a PCB. The bus connector includes a plurality of pins, and each of the pins includes a first end and a second end. The PCB includes a plurality of contact pads. In the bus connector, the second end of the pins is electrically connected to the contact pads of the PCB via SMT.
In the motherboard, the bus connector is electrically connected to the PCB via SMT. It does not need to drill holes at the PCB, which avoids the impedance discontinuity and the reflected signal due to the exposure of the second end of the connector pins from the bottom of the PCB as in the conventional DIP.
These and other features, aspects and advantages of the present invention will become better understood with regard to the following description, appended claims, and accompanying drawings.
A connector is electrically connected to a PCB mainly via SMT Technology. Since it does not need to drill holes at the PCB, the signal integrity is ensured. A USB 3.0 connector is taken as an example hereinafter. Persons having ordinary skill in the art may know that other kinds of connectors connected to the circuit board via the SMT also may be within the scope of an embodiment of the invention.
In the first I/O interface connector pins 42, the third pin P1_D+ and the fifth pin P1_D− are mainly used for the signal transmission of the USB 2.0, the ninth pin P1_TX+ and the eleventh pin P1_TX− are mainly used for the signal output of the USB 3.0, the fifteenth pin P1_RX+ and the seventeenth pin P1_RX− are mainly used for the signal input of the USB 3.0, the seventh pin GND and the thirteenth pin GND are connected to the ground, and the nineteenth pin VCC is connected to the DC power.
In the second I/O interface connector pins 44, the second pin P2_D+ and the fourth pin P2_D− are mainly used for the signal transmission of the USB 2.0, the eighth pin P2_TX+ and the tenth pin P2_TX− are mainly used for the signal output of the USB 3.0, the fourteenth pin P2_RX+ and the sixteenth pin P2_RX− are mainly used for the signal input of the USB 3.0, the sixth pin GND and the twelfth pin GND are connected to the ground, and the eighteenth pin VCC is connected to the DC power. Moreover, the first pin OCP is for over-current protection.
The USB 3.0 connector 40 includes the pins defined in the USB 2.0 specification, which are the second pin P2_D+, the third pin P1_D+, the fourth pin P2_D−, and the fifth pin (P2_D−), the USB 3.0 is compatible with the USB 2.0.
Furthermore, the eighth pin P2_TX+, the ninth pin P1_TX+, the tenth pin P2_TX−, the eleventh pin P1_TX−, the fourteenth pin P2_RX+, the fifteenth pin P1_RX+, the sixteenth pin P2_RX− and the seventeenth pin P1_RX− are used for the data transmission of the USB 3.0.
The USB 3.0 connector 40 includes a fool-proof structure 46 for avoiding a wrong plugging of a USB 3.0 transmission line (not shown) and the USB 3.0 connector 40. In the first I/O interface connector pins 42 and the second I/O interface connector pins 44, the space between each adjacent pins is 2.0 mm, and the width of the fool-proof structure 46 is 2.4 mm.
In
Moreover, the USB 3.0 connector 40 on the motherboard of the embodiment is electrically connected to the contact pads 52 of the PCB 50 via the SMT, the second ends of the pins in the USB 3.0 connector 40 do not pass through the PCB 50, and thus, the reflected signal is avoided.
In sum, in the motherboard of the embodiment, the USB 3.0 connector is electrically connected to the PCB via the SMT, and it does not need to drill holes at the PCB. Consequently, the impedance discontinuity of the PCB as in the conventional DIP is avoided. Moreover, in the motherboard of the embodiment, since the USB 3.0 connector is electrically connected to the PCB 50 via the SMT, the second ends of the pins in the USB 3.0 connector do not pass through the PCB, and thus the reflected signal generation is avoided.
Although the present invention has been described in considerable detail with reference to certain preferred embodiments thereof, the disclosure is not for limiting the scope of the invention. Persons having ordinary skill in the art may make various modifications and changes without departing from the scope. Therefore, the scope of the appended claims should not be limited to the description of the preferred embodiments described above.
Number | Date | Country | Kind |
---|---|---|---|
201010247210.2 | Aug 2010 | CN | national |