1. Field of the Invention
The present disclosure relates to motherboards, and particularly to a motherboard applicable in electronic devices of varying working voltage.
2. Description of Related Art
Many monitoring products, such as a Digital Video Server (DVS), network camera (IP-CAM) with a Charge-coupled Device (CCD), an IP-CAM with a Complementary Metal Oxide Semiconductor (CMOS) are in current use. However, the DVS requires a 12V DC adapter to power the video decoder, the IP-CAM with CCD requires a 5V DC adapter to power the CCD, and the IP-CAM with CMOS requires a 3.3V DC adapter to power the CMOS. Thus, three different motherboard models are required for these monitoring products, which is not cost-effective.
Many aspects of the embodiments can be better understood with reference to the following drawing. The components in the drawing are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present embodiments. Moreover, in the drawing, like reference numerals designate corresponding parts throughout the several views.
The drawing is a circuit diagram of a motherboard sharing power supply system in accordance with an exemplary embodiment of the present disclosure.
The disclosure, including the drawings, is illustrated by way of example and not by limitation. It should be noted that references to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean at least one.
Referring to the drawing, a motherboard 100 in accordance with an exemplary embodiment includes a power circuit 110, a system power supply 120, a central processor unit (CPU) 130, and other elements (not shown). The power circuit 110 includes a direct current (DC) voltage input terminal 10, a first control circuit 20, a second control circuit 30, a switching circuit 40, and a voltage converting circuit 50. The motherboard is applicable for electronic devices of varying working voltage, such as a network camera with CCD module, a network video server with video decoder module, and a network camera with CMOS module.
The first control circuit 20 includes two electrical switches, and resistors R1-R6. In the embodiment, the electrical switches are two npn transistors Q1, Q2. A base of the transistor Q1 is connected to the DC voltage input terminal 10 through the resistor R2 and also grounded through the resistor R3. A collector of the transistor Q1 is connected to the second control circuit 30 and also connected to the DC voltage input terminal 10 through the resistor R1. A base of the transistor Q2 is connected to the DC voltage input terminal 10 through the resistor R5 and also grounded through the resistor R6. A collector of the transistor Q2 is connected to the second control circuit 30 and also connected to the DC voltage input terminal 10 through the resistor R4. Emitters of the transistors Q1 and Q2 are grounded.
The second control circuit 30 includes three NOT gates U1, U2, and U6, and three AND gates U3-U5. An input terminal of the NOT gate U1 is connected to the collector of the transistor Q1, a first input terminal of the AND gate U4, and a second input terminal of the AND gate U5. An output terminal of the NOT gate U1 is connected to a first input terminal of the AND gate U3. An input terminal of the NOT gate U2 is connected to the collector of the transistor Q2 and a first input terminal of the AND gate U5. An output terminal of the NOT gate U2 is connected to a second input terminal of the AND gate U3 and a second input terminal of the AND gate U4. An output terminal of the AND gate U3 is connected to the voltage converting circuit 50 and the CPU 130. An output terminal of the AND gate U4 is connected to the switching circuit 40 and the CPU 130. An output terminal of the AND gate U5 is connected to the switching circuit 40, the CPU 130, and an input terminal of the NOT gate U6. An output terminal of the NOT gate U6 is connected to the voltage converting circuit 50.
The switching circuit 40 includes two switches K1 and K2. Each of the switches K1 and K2 includes first to third terminals. The first terminal of the switch K1 is connected to the output terminal of the AND gate U4. The second terminal of the switch K1 is connected to the DC voltage input terminal 10. The third terminal of the switch K1 is connected to the voltage converting circuit 50. The first terminal of the switch K2 is connected to the output terminal of the AND gate U5. The second terminal of the switch K2 is connected to the DC voltage input terminal 10. The third terminal of the switch K2 is connected to the system power supply 120. The first to third terminals of the switch K1 are connected together to close the switch K1 when the first terminal of the switch K1 receives a high level signal. The first to third terminals of the switch K2 are connected together to close the switch K2 when the first terminal of the switch K2 receives a high level signal.
The voltage converting circuit 50 includes two direct current (DC) voltage converters U11 and U22. An input terminal Vi of the DC voltage converter U11 is connected to the DC voltage input terminal 10. An enable terminal EN of the DC voltage converter U11 is connected to the output terminal of the AND gate U3. An output terminal Vo of the DC voltage converter U11 is connected to the third terminal of the switch K1 and an input terminal Vi of the DC voltage converter U22. An enable terminal EN of the DC voltage converter U22 is connected to the output terminal of the NOT gate U6. An output terminal Vo of the DC voltage converter U22 is connected to the third terminal of the switch K2 and the system power supply 120.
In the following, “0” represents a low level signal and “1” a high level signal.
When the motherboard 100 is used in a network camera with CCD module, the DC voltage input terminal 10 receives 12V voltage from a power supply and the transistors Q1 and Q2 are turned on. The collector of the transistor Q1 outputs a low level signal “0” to the input terminal of the NOT gate U1, the first input terminal of the AND gate U4, and the second input terminal of the AND gate U5. The output terminal of the NOT gate U1 outputs a high level signal “1” to the first input terminal of the AND gate U3. The collector of the transistor Q2 outputs a low level signal “0” to the input terminal of the NOT gate U2 and the first input terminal of the AND gate U5. The output terminal of the NOT gate U2 outputs a high level signal “1” to the second inputs of the AND gates U3 and U4. The output terminals of the AND gates U3-U5 respectively output signals “1”, “0”, and “0”. The enable terminal EN of the DC voltage converter U11 receives the high level signal “1” from the AND gate U3 and converts the 12V voltage from the DC voltage input terminal 10 to 5V. The first terminal of the switch K1 receives the low level signal “0” from the AND gate U4 and the first switch K1 is off so that the 12V voltage from the DC voltage input terminal 10 is not provided to the DC voltage converter U22. At the same time, the first terminal of the switch K2 receives the low level signal “0” from the AND gate U5 and the switch is off so that the 12V voltage from the DC voltage input terminal 10 is not provided to the system power supply 120. The NOT gate U6 receives the low level signal “0” from the AND gate U5 and outputs a high level signal “1” to the enable terminal EN of the DC voltage converter U22. The DC voltage converter U22 converts the 5V voltage from the DC voltage converter U11 to a 3.3V voltage to be provided to the system power supply 120, the working voltage of the motherboard 100. The CPU 130 identifies the network camera with CCD module according to the signals “100” from the AND gates U3-U5.
When the motherboard 100 is used in a network video server with video decoder module, the DC voltage input terminal 10 receives 5V voltage and the transistor Q1 is turned off and the transistor Q2 is turned on. The collector of the transistor Q1 outputs a high level signal “1” to the input terminal of the NOT gate U1, the first input terminal of the AND gate U4, and the second input terminal of the AND gate U5. The output terminal of the NOT gate U1 outputs a low level signal “0” to the first input terminal of the AND gate U3. The collector of the transistor Q2 outputs a low level signal “0” to the input terminal of the NOT gate U2 and the first input terminal of the AND gate U5. The output terminal of the NOT gate U2 outputs a high level signal “1” to the second inputs of the AND gates U3 and U4. The output terminals of the AND gates U3-U5 respectively output signals “0”, “1”, and “0”. The enable terminal EN of the DC voltage converter U11 receives the low level signal “0” from the AND gate U3 to disable the DC voltage converter U11. The first terminal of the switch K1 receives the high level signal “1” from the AND gate U4 and the switch K1 is on so that the 5V voltage from the DC voltage input terminal 10 is provided to the DC voltage converter U22. At the same time, the first terminal of the switch K2 receives the low level signal “0” from the AND gate U5 and the switch K2 is off, such that the 5V voltage from the DC voltage input terminal 10 is unavailable to the system power supply 120. The NOT gate U6 receives the low level signal “0” from the AND gate U5 and outputs a high level signal “1” to the enable terminal EN of the DC voltage converter U22 to enable the DC voltage converter U22. The DC voltage converter U22 converts the 5V voltage to a 3.3V voltage to be provided to the system power supply 120. The CPU 130 identifies the network video server with video decoder module according to the signal “010” from the AND gates U3-U5.
When the motherboard 100 is used in a network camera with CMOS module, the DC voltage input terminal 10 receives a 3.3V voltage and the transistors Q1 and Q2 are turned off. The collector of the transistor Q1 outputs a high level signal “1” to the input terminal of the NOT gate U1, the first input terminal of the AND gate U4, and the second input terminal of the AND gate U5. The output terminal of the NOT gate U1 outputs a low level signal “0” to the first input terminal of the AND gate U3. The collector of the transistor Q2 outputs a high level signal “1” to the input terminal of the NOT gate U2 and the first input terminal of the AND gate U5. The output terminal of the NOT gate U2 outputs a low level signal “0” to the second inputs of the AND gates U3 and U4. The output terminals of the AND gates U3-U5 respectively output signals “0”, “0”, and “1”. The enable terminal EN of the DC voltage converter U11 receives the low level signal “0” from the AND gate U3 to disable the DC voltage converter U1. The first terminal of the switch K1 receives the low level signal “0” from the AND gate U4 and the switch K1 is off so that the DC voltage converter U22 is incapable of receiving the 3.3V voltage from the DC voltage input terminal 10. At the same time, the NOT gate U6 receive the high level signal “1” from the AND gate U5 and outputs a low level signal “0” to the enable terminal EN of the DC voltage converter U22 to disable the DC voltage converter U22. The first terminal of the switch K2 receives the high level signal “1” from the AND gate U5 and the switch K2 is on so that the system power supply 120 directly receives the 3.3V voltage from the DC voltage input terminal 10. The CPU 130 identifies the network camera with CMOS module according to the signals “001” from the AND gates U3-U5.
The motherboard 100 can be applied in the DVS with video decoder, the IP-CAM with CCD module, and the IP-CAM with CMOS module, to save cost.
It is to be understood, however, that even though numerous characteristics and advantages of the disclosure have been set forth in the foregoing description, together with details of the structure and function of the invention, the disclosure is illustrative only, and changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of the invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
99137121 | Oct 2010 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5943227 | Bryson et al. | Aug 1999 | A |
6525516 | Schultz et al. | Feb 2003 | B2 |
20110121808 | Girdhar et al. | May 2011 | A1 |
Number | Date | Country | |
---|---|---|---|
20120106097 A1 | May 2012 | US |