The present disclosure relates to a circuit for performing operations related to neural networks, and more specifically to improving utilization of neural processor circuits.
An artificial neural network (ANN) is a computing system or model that uses a collection of connected nodes to process input data. The ANN is typically organized into layers where different layers perform different types of transformation on their input. Extensions or variants of ANN such as convolution neural network (CNN), recurrent neural networks (RNN) and deep belief networks (DBN) have come to receive much attention. These computing systems or models often involve extensive computing operations including multiplication and accumulation. For example, CNN is a class of machine learning techniques that primarily uses convolution between input data and kernel data, which can be decomposed into multiplication and accumulation operations.
Depending on the types of input data and operations to be performed, these machine learning systems or models can be configured differently. Such varying configuration would include, for example, pre-processing operations, the number of channels in input data, kernel data to be used, non-linear function to be applied to convolution result, and applying of various post-processing operations. Using a central processing unit (CPU) and its main memory to instantiate and execute machine learning systems or models of various configuration is relatively easy because such systems or models can be instantiated with mere updates to code. However, relying solely on the CPU for various operations of these machine learning systems or models would consume significant bandwidth of a central processing unit (CPU) as well as increase the overall power consumption.
Electronic devices that are equipped with a neural processor specialized in performing computations related to machine learning models have become increasingly more common. Machine learning operations often involve several computational operations involving a large amount of data, thus, resulting in a long training runtime or inference runtime. By maximizing the utilization of the neural engine, operations are executed more efficiently, and runtime may be reduced.
Embodiments relate to a system-on-a-chip circuit that includes a central processing unit (CPU) and a neural processor circuit. The neural processor circuit may include a plurality of neural engines and a data processor circuit. The neural engines are configured to perform computational operations associated with layers of a neural network. Each layer includes a computational operation being performed on input data of variable shape. The data processor circuit includes a data control circuit and a buffer. The data processor circuit is configured to broadcast input data from the buffer to the plurality of neural engines to perform the computational operations. The neural processor circuit is configured to support multiple modes of data broadcast and input data dimension configuration. The CPU is configured to execute a compiler. The compiler is configured to determine, based on a neural network description, a data broadcast mode and an input data dimension configuration mode that maximizes neural engine utilization.
The figures depict, and the detailed description describes various non-limiting embodiments for purposes of illustration only.
Reference will now be made in detail to embodiments, examples of which are illustrated in the accompanying drawings. In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the various described embodiments. However, the described embodiments may be practiced without these specific details. In other instances, well-known methods, procedures, components, circuits, and networks have not been described in detail so as not to unnecessarily obscure aspects of the embodiments.
Embodiments of the present disclosure relate to a neural processor circuit that may support multiple modes of data broadcasting and input data dimension configuration. A system-on-a-chip circuit may include a central processing unit (CPU) and a neural processor circuit. The neural processor circuit may include a plurality of neural engines and a data processor circuit. The CPU executes a compiler which determines the modes based in part on a neural network description. The data broadcasting modes and the input data dimension configuration modes allow the neural processor circuit to exploit parallelism in a spatial dimension, and accordingly, improve the neural engine utilization.
Embodiments of electronic devices, user interfaces for such devices, and associated processes for using such devices are described. In some embodiments, the device is a portable communications device, such as a mobile telephone, that also contains other functions, such as a personal digital assistant (PDA) and/or music player functions. Exemplary embodiments of portable multifunction devices include, without limitation, the iPhone®, iPod Touch®, Apple Watch®, and iPad® devices from Apple Inc. of Cupertino, California. Other portable electronic devices, such as wearables, laptops or tablet computers, are optionally used. In some embodiments, the device is not a portable communication device, but is a desktop computer or other computing device that is not designed for portable use. In some embodiments, the disclosed electronic device may include a touch-sensitive surface (e.g., a touch screen display and/or a touchpad). An example electronic device described below in conjunction with Figure (
In some embodiments, device 100 includes touch screen 150, menu button 104, push button 106 for powering the device on/off and locking the device, volume adjustment buttons 108, Subscriber Identity Module (SIM) card slot 110, headset jack 112, and docking/charging external port 124. Push button 106 may be used to turn the power on/off on the device by depressing the button and holding the button in the depressed state for a predefined time interval; to lock the device by depressing the button and releasing the button before the predefined time interval has elapsed; and/or to unlock the device or initiate an unlock process. In an alternative embodiment, device 100 also accepts verbal input for activation or deactivation of some functions through microphone 113. Device 100 includes various components including, but not limited to, a memory (which may include one or more computer readable storage mediums), a memory controller, one or more central processing units (CPUs), a peripherals interface, an RF circuitry, an audio circuitry, speaker 111, microphone 113, input/output (I/O) subsystem, and other input or control devices. Device 100 may include one or more image sensors 164, one or more proximity sensors 166, and one or more accelerometers 168. Device 100 may include more than one type of image sensors 164. Each type may include more than one image sensor 164. For example, one type of image sensors 164 may be cameras and another type of image sensors 164 may be infrared sensors for facial recognition that is performed by one or more machine learning models stored in device 100. Device 100 may include components not shown in
Device 100 is only one example of an electronic device, and device 100 may have more or fewer components than listed above, some of which may be combined into a component or have a different configuration or arrangement. The various components of device 100 listed above are embodied in hardware, software, firmware or a combination thereof, including one or more signal processing and/or application-specific integrated circuits (ASICs).
An image sensor 202 is a component for capturing image data and may be embodied, for example, as a complementary metal-oxide-semiconductor (CMOS) active-pixel sensor) a camera, video camera, or other devices. Image sensor 202 generates raw image data that is sent to SOC component 204 for further processing. In some embodiments, the image data processed by SOC component 204 is displayed on display 216, stored in system memory 230, persistent storage 228 or sent to a remote computing device via network connection. The raw image data generated by image sensor 202 may be in a Bayer color kernel array (CFA) pattern.
Motion sensor 234 is a component or a set of components for sensing motion of device 100. Motion sensor 234 may generate sensor signals indicative of orientation and/or acceleration of device 100. The sensor signals are sent to SOC component 204 for various operations such as turning on device 100 or rotating images displayed on display 216.
Display 216 is a component for displaying images as generated by SOC component 204. Display 216 may include, for example, liquid crystal display (LCD) device or an organic light-emitting diode (OLED) device. Based on data received from SOC component 204, display 116 may display various images, such as menus, selected operating parameters, images captured by image sensor 202 and processed by SOC component 204, and/or other information received from a user interface of device 100 (not shown).
System memory 230 is a component for storing instructions for execution by SOC component 204 and for storing data processed by SOC component 204. System memory 230 may be embodied as any type of memory including, for example, dynamic random access memory (DRAM), synchronous DRAM (SDRAM), double data rate (DDR, DDR2, DDR3, etc.) RAMBUS DRAM (RDRAM), static RAM (SRAM) or a combination thereof.
Persistent storage 228 is a component for storing data in a non-volatile manner. Persistent storage 228 retains data even when power is not available. Persistent storage 228 may be embodied as read-only memory (ROM), flash memory or other non-volatile random access memory devices. Persistent storage 228 stores an operating system of device 100 and various software applications. Persistent storage 228 may also store one or more machine learning models, such as regression models, random forest models, support vector machines (SVMs) such as kernel SVMs, and artificial neural networks (ANNs) such as convolutional network networks (CNNs), recurrent network networks (RNNs), autoencoders, and long short term memory (LSTM). A machine learning model may be an independent model that works with the neural processor circuit 218 and various software applications or sensors of device 100. A machine learning model may also be part of a software application. The machine learning models may perform various tasks such as facial recognition, image classification, object, concept, and information classification, speech recognition, machine translation, voice recognition, voice command recognition, text recognition, text and context analysis, other natural language processing, predictions, and recommendations.
Various machine learning models stored in device 100 may be fully trained, untrained, or partially trained to allow device 100 to reinforce or continue to train the machine learning models as device 100 is used. Operations of the machine learning models include various computations used in training the models and determining results in runtime using the models. For example, in one case, device 100 captures facial images of the user and uses the images to continue to improve a machine learning model that is used to lock or unlock the device 100.
SOC component 204 is embodied as one or more integrated circuit (IC) chip and performs various data processing processes. SOC component 204 may include, among other subcomponents, image signal processor (ISP) 206, a central processor unit (CPU) 208, a network interface 210, sensor interface 212, display controller 214, neural processor circuit 218, graphics processor (GPU) 220, memory controller 222, video encoder 224, storage controller 226, and bus 232 connecting these subcomponents. SOC component 204 may include more or fewer subcomponents than those shown in
ISP 206 is a circuit that performs various stages of an image processing pipeline. In some embodiments, ISP 206 may receive raw image data from image sensor 202, and process the raw image data into a form that is usable by other subcomponents of SOC component 204 or components of device 100. ISP 206 may perform various image-manipulation operations such as image translation operations, horizontal and vertical scaling, color space conversion and/or image stabilization transformations.
CPU 208 may be embodied using any suitable instruction set architecture, and may be configured to execute instructions defined in that instruction set architecture. CPU 208 may be general-purpose or embedded processors using any of a variety of instruction set architectures (ISAs), such as the x86, PowerPC, SPARC, RISC, ARM or MIPS ISAs, or any other suitable ISA. Although a single CPU is illustrated in
Graphics processing unit (GPU) 220 is graphics processing circuitry for performing graphical data. For example, GPU 220 may render objects to be displayed into a frame buffer (e.g., one that includes pixel data for an entire frame). GPU 220 may include one or more graphics processors that may execute graphics software to perform a part or all of the graphics operation, or hardware acceleration of certain graphics operations.
Neural processor circuit 218 is a circuit that performs various machine learning operations based on computation including multiplication, addition, and accumulation. Such computation may be arranged to perform, for example, various types of tensor multiplications such as tensor product and convolution of input data and kernel data. Neural processor circuit 218 is a configurable circuit that performs these operations in a fast and power-efficient manner while relieving CPU 208 of resource-intensive operations associated with neural network operations. Neural processor circuit 218 may receive the input data from sensor interface 212, the image signal processor 206, persistent storage 228, system memory 230 or other sources such as network interface 210 or GPU 220. The output of neural processor circuit 218 may be provided to various components of device 100 such as image signal processor 206, system memory 230 or CPU 208 for various operations. The structure and operation of neural processor circuit 218 are described below in detail with reference to
Network interface 210 is a subcomponent that enables data to be exchanged between devices 100 and other devices via one or more networks (e.g., carrier or agent devices). For example, video or other image data may be received from other devices via network interface 210 and be stored in system memory 230 for subsequent processing (e.g., via a back-end interface to image signal processor 206) and display. The networks may include, but are not limited to, Local Area Networks (LANs) (e.g., an Ethernet or corporate network) and Wide Area Networks (WANs). The image data received via network interface 210 may undergo image processing processes by ISP 206.
Sensor interface 212 is circuitry for interfacing with motion sensor 234. Sensor interface 212 receives sensor information from motion sensor 234 and processes the sensor information to determine the orientation or movement of device 100.
Display controller 214 is circuitry for sending image data to be displayed on display 216. Display controller 214 receives the image data from ISP 206, CPU 208, graphic processor or system memory 230 and processes the image data into a format suitable for display on display 216.
Memory controller 222 is circuitry for communicating with system memory 230. Memory controller 222 may read data from system memory 230 for processing by ISP 206, CPU 208, GPU 220 or other subcomponents of SOC component 204. Memory controller 222 may also write data to system memory 230 received from various subcomponents of SOC component 204.
Video encoder 224 is hardware, software, firmware or a combination thereof for encoding video data into a format suitable for storing in persistent storage 128 or for passing the data to network interface 210 for transmission over a network to another device.
In some embodiments, one or more subcomponents of SOC component 204 or some functionality of these subcomponents may be performed by software components executed on neural processor circuit 218, ISP 206, CPU 208 or GPU 220. Such software components may be stored in system memory 230, persistent storage 228 or another device communicating with device 100 via network interface 210.
Neural processor circuit 218 is a programmable circuit that performs machine learning operations on the input data of neural processor circuit 218. Machine learning operations may include different computations for training of a machine learning model and for performing inference or prediction based on the trained machine learning model.
Taking an example of a CNN as the machine learning model, training of the CNN may include forward propagation and backpropagation. A neural network may include an input layer, an output layer, and one or more intermediate layers that may be referred to as hidden layers. Each layer may include one or more nodes, which may be fully or partially connected to other nodes in adjacent layers. In forward propagation, the neural network performs computation in the forward direction based on outputs of a preceding layer. The operation of a node may be defined by one or more functions. The functions that define the operation of a node may include various computational operations such as convolution of data with one or more kernels, pooling of layers, tensor multiplication, etc. The functions may also include an activation function that adjusts the weight of the output of the node. Nodes in different layers may be associated with different functions. For example, a CNN may include one or more convolutional layers that are mixed with pooling layers and are followed by one or more fully connected layers.
Each of the functions, including kernels, in a machine learning model may be associated with different coefficients that are adjustable during training. In addition, some of the nodes in a neural network each may also be associated with an activation function that decides the weight of the output of the node in a forward propagation. Common activation functions may include step functions, linear functions, sigmoid functions, hyperbolic tangent functions (tanh), and rectified linear unit functions (ReLU). After a batch of data of training samples passes through a neural network in the forward propagation, the results may be compared to the training labels of the training samples to compute the network's loss function, which represents the performance of the network. In turn, the neural network performs backpropagation by using coordinate descent such as stochastic coordinate descent (SGD) to adjust the coefficients in various functions to improve the value of the loss function.
In training, device 100 may use neural processor circuit 218 to perform all or some of the operations in the forward propagation and backpropagation. Multiple rounds of forward propagation and backpropagation may be performed by neural processor circuit 218, solely or in coordination with other processors such as CPU 208, GPU 220, and ISP 206. Training may be completed when the loss function no longer improves (e.g., the machine learning model has converged) or after a predetermined number of rounds for a particular set of training samples. As device 100 is used, device 100 may continue to collect additional training samples for the neural network.
For prediction or inference, device 100 may receive one or more input samples. Neural processor circuit 218 may take the input samples to perform forward propagation to determine one or more results. The input samples may be images, speeches, text files, sensor data, or other data.
Data and functions (e.g., input data, kernels, functions, layers outputs, gradient data) in machine learning may be saved and represented by one or more tensors. Common operations related to training and runtime of a machine learning model may include tensor product, tensor transpose, tensor elementwise operation, convolution, application of an activation function, automatic differentiation to determine gradient, statistics and aggregation of values in tensors (e.g., average, variance, standard deviation), tensor rank and size manipulation, etc.
While the training and runtime of a neural network are discussed as an example, the neural processor circuit 218 may also be used for the operations of other types of machine learning models, such as a kernel SVM. For simplicity, this disclosure may describe operations of neural networks, but the operations can also be used for other types of machine learning models.
Referring to
Each of neural engines 314 performs computing operations for machine learning in parallel. Depending on the load of operation, the entire set of neural engines 314 may be operating or only a subset of the neural engines 314 may be operating while the remaining neural engines 314 are placed in a power-saving mode to conserve power. Each of neural engines 314 includes components for storing one or more kernels, for performing multiply-accumulate operations, and for post-processing to generate an output data 328, as described below in detail with reference to
Planar engine 340 may specialize in performing simpler computing operations whose speed may primarily depend on the input and output (I/O) speed of the data transmission instead of the computation speed within planar engine 340. These computing operations may be referred to as I/O bound computations and are also referred to as “non-convolution operations” herein. In contrast, neural engines 314 may focus on complex computation such as convolution operations whose speed may primarily depend on the computation speed within each neural engine 314. For example, planar engine 340 is efficient at performing operations within a single channel while neural engines 314 are efficient at performing operations across multiple channels that may involve heavy accumulation of data. The use of neural engine 314 to compute I/O bound computations may not be efficient in terms of both speed and power consumption. In one embodiment, input data may be a tensor whose rank is larger than three (e.g., having three or more dimensions). A set of dimensions (two or more) in the tensor may be referred to as a plane while another dimension may be referred to as a channel. Neural engines 314 may convolve data of a plane in the tensor with a kernel and accumulate results of the convolution of different planes across different channels. On the other hand, planar engine 340 may specialize in operations within the plane.
The circuitry of planar engine 340 may be programmed for operation in one of multiple modes, including a pooling mode, an elementwise mode, and a reduction mode. In the pooling mode, planar engine 340 reduces a spatial size of input data. In the elementwise mode, planar engine 340 generates an output that is derived from elementwise operations of one or more inputs. In the reduction mode, planar engine 340 reduces the rank of a tensor. For example, a rank 5 tensor may be reduced to a rank 2 tensor, or a rank 3 tensor may be reduced to a rank 0 tensor (e.g., a scalar). The operations of planar engine 340 will be discussed in further detail below with reference to
Neural task manager 310 manages the overall operation of neural processor circuit 218. Neural task manager 310 may receive a task list from a compiler executed by CPU 208, store tasks in its task queues, choose a task to perform, and send task commands to other components of the neural processor circuit 218 for performing the chosen task. Data may be associated with a task command that indicates the types of operations to be performed on the data. Data of the neural processor circuit 218 includes input data that is transmitted from another source such as system memory 230, and data generated by the neural processor circuit 218 in a previous operation cycle. Each dataset may be associated with a task command that specifies the type of operations to be performed on the data. Neural task manager 310 may also perform switching of tasks on detection of events such as receiving instructions from CPU 208. In one or more embodiments, neural task manager 310 sends rasterizer information to the components of neural processor circuit 218 to enable each of the components to track, retrieve or process appropriate segments of the input data and kernel data. For example, neural task manager 310 may include registers that store the information regarding the size and rank of a dataset for processing by the neural processor circuit 218. Although neural task manager 310 is illustrated in
Kernel DMA 324 is a read circuit that fetches kernel data from a source (e.g., system memory 230) and sends kernel data 326A through 326N to each of the neural engines 314. Kernel data represents information from which kernel elements can be extracted. In one embodiment, the kernel data may be in a compressed format which is decompressed at each of neural engines 314. Although kernel data provided to each of neural engines 314 may be the same in some instances, the kernel data provided to each of neural engines 314 is different in most instances. In one embodiment, the direct memory access nature of kernel DMA 324 may allow kernel DMA 324 to fetch and write data directly from the source without the involvement of CPU 208.
Data processor circuit 318 manages data traffic and task performance of neural processor circuit 218. Data processor circuit 318 may include a data control circuit 332 and a buffer 334. Buffer 334 is temporary storage for storing data associated with operations of neural processor circuit 218, such as input data that is transmitted from system memory 230 (e.g., data from a machine learning model) and other data that is generated within neural processor circuit 218. The input data may be transmitted from system memory 230. The data stored in data processor circuit 318 may include different subsets that are sent to various downstream components, such as neural engines 314 and planar engine 340.
In one embodiment, buffer 334 is embodied as a non-transitory memory that can be accessed by neural engines 314 and planar engine 340. Buffer 334 may store input data 322A through 322N (also referred to as “neural input data” herein) for feeding to corresponding neural engines 314A through 314N and input data 342 (also referred to as “planar input data” herein) for feeding to planar engine 340, as well as output data 328A through 328N from each of neural engines 314A through 314N (also referred to as “neural output data” herein) and output data 344 from planar engine 340 (also referred to as “planar output data” herein) for feeding back into one or more neural engines 314 or planar engine 340, or sending to a target circuit (e.g., system memory 230). Buffer 334 may also store input data 342 and output data 344 of planar engine 340 and allow the exchange of data between neural engine 314 and planar engine 340. For example, one or more output data 328A through 328N of neural engines 314 are used as planar input data 342 to planar engine 340. Likewise, planar output data 344 of planar engine 340 may be used as the input data 322A through 322N of neural engines 314. The inputs of neural engines 314 or planar engine 340 may be any data stored in buffer 334. For example, in various operating cycles, the source datasets from which one of the engines fetches as inputs may be different. The input of an engine may be an output of the same engine in previous cycles, outputs of different engines, or any other suitable source datasets stored in buffer 334. Also, a dataset in buffer 334 may be divided and sent to different engines for different operations in the next operating cycle. Two datasets in buffer 334 may also be joined for the next operation.
Data control circuit 332 of data processor circuit 318 may control the exchange of data between neural engines 314 and planar engine 340. The operations of data processor circuit 318 and other components of neural processor circuit 218 are coordinated so that the input data and intermediate data stored in data processor circuit 318 may be reused across multiple operations at neural engines 314 and planar engine 340, thereby reducing data transfer to and from system memory 230. Data control circuit 332 may perform one or more of the following operations: (i) monitor the size and rank of data (e.g. data may be one or more tensors) that are being processed by neural engines 314 and planar engine 340, (ii) determine which subsets of data are transmitted to neural engines 314 or to planar engine 340 based on the task commands associated with different subsets of data, (iii) determine the manner in which data is transmitted to neural engines 314 and planar engine 340 (e.g., the data processor circuit 318 may operate in a broadcast mode where the same data is fed to multiple input channels of neural engines 314 so that multiple or all neural engines 314 receive the same data or in a unicast mode where different neural engines 314 receives different data), and (iv) transmit a configuration command to the planar engine 340 to direct planar engine 340 to program itself for operating in one of multiple operation modes. In some embodiments, the data control circuit may be configured to operate in data broadcasting modes such as multicast mode or simulcast mode. Further detail of the data broadcasting modes is discussed in
The data of neural processor circuit 218 stored in buffer 334 may be part of, among others, image data, histogram of oriented gradients (HOG) data, audio data, metadata, output data 328 of a previous cycle of a neural engine 314, and other processed data received from other components of the SOC component 204.
Data processor DMA 320 includes a read circuit that receives a portion of the input data from a source (e.g., system memory 230) for storing in buffer 334, and a write circuit that forwards data from buffer 334 to a target component (e.g., system memory). In one embodiment, the direct memory access nature of data processor DMA 320 may allow data processor DMA 320 to fetch and write data directly from a source (e.g., system memory 230) without the involvement of CPU 208. Buffer 334 may be a direct memory access buffer that stores data of a machine learning model of device 100 without the involvement of CPU 208.
Neural Processor (NP) controller 350 is a control circuit that performs various operations to control the overall operation of neural processor circuit 218. NP controller 350 may interface with CPU 208, program components of neural processor circuit 218 by setting register in the components and perform housekeeping operations. NP controller 350 may also initialize components in neural processor circuit 218 when neural processor circuit 218 is turned on.
Neural engine 314 may include, among other components, input buffer circuit 402, computation core 416, neural engine (NE) control 418, mappable kernel extract circuit 432, accumulator 414 and output circuit 424. Neural engine 314 may include fewer components than what is illustrated in
Input buffer circuit 402 is a circuit that stores a subset of the data of neural processor circuit 218 as the subset of data is received from a source. The source may be data processor circuit 318, planar engine 340, or another suitable component. Input buffer circuit 402 sends an appropriate segment 408 of data for a current task or process loop to computation core 416 for processing. Input buffer circuit 402 may include a shifter 410 that shifts read locations of input buffer circuit 402 to change segment 408 of data sent to computation core 416. By changing segments of input data provided to computation core 416 via shifting, neural engine 314 can perform multiply-accumulate for different segments of input data based on a fewer number of read operations. In one or more embodiments, the data of neural processor circuit 218 includes data of difference convolution groups and/or input channels.
Mappable kernel extract circuit 432 is a circuit that receives kernel data 326 and other coefficient data from kernel DMA 324 and extracts kernel coefficients 422. For convenience, data 326 is referred to as kernel data 326, but data 326 may also other coefficient data and the data may be processed in a manner similar to the kernel data by neural engine 314. In one embodiment, mappable kernel extract circuit 432 references a lookup table (LUT) and uses a mask to reconstruct a kernel from compressed kernel data 326 based on the LUT. The mask indicates locations in the reconstructed kernel to be padded with zero and remaining locations to be filled with numbers. Kernel coefficients 422 of the reconstructed kernel are sent to computation core 416 to populate register in multiply-add (MAD) circuits of computation core 416. In other embodiments, mappable kernel extract circuit 432 receives kernel data in an uncompressed format and the kernel coefficients are determined without referencing a LUT or using a mask.
The kernel data and other coefficient data, whether reconstructed from compressed data or fetched directly from kernel DMA 324, may be saved in coefficients buffer 450, which is a circuit that has different memory addresses for storing various values. The coefficient data may be a set of values that are stored in different memory addresses. For example, a 3×3 kernel has 9 different values of coefficient data that may be stored in different memory addresses of the coefficients buffer 450. Other types of coefficient data may include other sets of values, such as weights, activation coefficients, neuron coefficients of a machine learning model. A set of coefficient data that is read in a particular order may be provided to the MAC 404 as coefficients 422 for computation.
The same set of coefficient data may be generated as different mappings. The mappings may serve as different input coefficients 422 to be separately provided to the MAC 404 for different operating cycles. A coefficient organizing circuit 460 generates different mappings of the coefficient data by any suitable ways, such as by changing the read orders of memory addresses of the coefficients buffer 450 for a downstream computation circuit (e.g., MAC 404) to fetch the values saved in coefficients buffer 450 based on the different read orders. For example, in one case, a 3×3 kernel may be read row by row, which represents a first mapping of the kernel. In another case, the same kernel may be read column by column, which represents a second mapping of the kernel. The coefficient organizing circuit 460 may receive multiple control signals. Each control signal may correspond to a particular mapping. Based on the control signals, the coefficient organizing circuit 460 generates various read orders of the memory addresses. The same set of coefficient data may be used to generate different mappings for the computation of the MAC 404 with segments 408 of the input data. The generation of multiple mappings from a set of coefficient data reduces the size of the machine learning model because a set of values may be used to represent different kernels or other weight sets. This also speeds up the computation of the machine learning model in training and in runtime.
Computation core 416 is a programmable circuit that performs computation operations. For this purpose, computation core 416 may include MAD circuits MAD0 through MADN and a post-processing circuit 428. Each of MAD circuits MAD0 through MADN may store an input value in the segment 408 of the input data and a corresponding kernel coefficient in kernel coefficients 422. The input value and the corresponding kernel coefficient are multiplied in each of MAD circuits to generate a processed value 412.
Accumulator 414 is a memory circuit that receives and stores processed values 412 from MAD circuits. The processed values stored in accumulator 414 may be sent back as feedback information 419 for further multiply and add operations at MAD circuits or sent to post-processing circuit 428 for post-processing. Accumulator 414 in combination with MAD circuits form a multiply-accumulator (MAC) 404. In one or more embodiments, accumulator 414 may have subunits where each subunit sends data to different components of neural engine 314. For example, during a processing cycle, data stored in a first subunit of accumulator 414 is sent to the MAC circuit while data stored in a second subunit of accumulator 414 is sent to post-processing circuit 428.
Post-processing circuit 428 is a circuit that performs further processing of values 412 received from accumulator 414. Post-processing circuit 428 may perform operations including, but not limited to, applying linear functions (e.g., Rectified Linear Unit (ReLU)), normalized cross-correlation (NCC), merging the results of performing neural operations on 8-bit data into 16-bit data, local response normalization (LRN), and rounding. The result of such operations is output from post-processing circuit 428 as processed values 417 to output circuit 424. In some embodiments, the processing at the post-processing circuit 428 is bypassed. For example, the data in accumulator 414 may be sent directly to output circuit 424 for access by other components of neural processor circuit 218.
Computation core 416, the MAD circuits, accumulator 414, MAC 404, and post-processing circuit 428 are examples of different computation circuits in a neural engine 314.
NE control 418 controls operations of other components of neural engine 314 based on the operation modes and parameters of neural processor circuit 218. Depending on different modes of operation (e.g., group convolution mode or non-group convolution mode) or parameters (e.g., the number of input channels and the number of output channels), neural engine 314 may operate on different input data in different sequences, return different values from accumulator 414 to MAD circuits, and perform different types of post-processing operations at post-processing circuit 428. To configure components of neural engine 314 to operate in a desired manner, the NE control 418 sends task commands that may be included in information 419 to components of neural engine 314. NE control 418 may include a rasterizer 430 that tracks the current task or process loop being processed at neural engine 314.
Input data is typically split into smaller pieces of data for parallel processing at multiple neural engines 314 or neural engines 314 and planar engine 340. A set of data used for a convolution operation may be referred to as a convolution group, which can be split into multiple smaller units. The hierarchy of smaller units (segments) may be convolution groups, slices, tiles, work units, output channel groups, input channels (Cin), sub-Cins for input stride, etc. For example, a convolution group may be split into several slices; a slice may be split into several tiles; a tile may be split into several work units; and so forth. In the context of neural engine 314, a work unit may be a segment of the input data, such as data processed by planar engine 340 or data processed a prior cycle of neural engines 314 having a size that produces output values that fit into accumulator 414 of neural engine 314 during a single cycle of the computation core 416. In one case, the size of each work unit is 256 bytes. In such embodiments, for example, work units can be shaped to one of 16×16, 32×8, 64×4, 128×2 or 256×1 datasets.
In the context of planar engine 340, a work unit may be (i) a segment of input data, (ii) data from neural engine 314 or (iii) data from a prior cycle of planar engine 340 that can be processed simultaneously at planar engine 340.
Rasterizer 430 may perform the operations associated with dividing the input data into smaller units (segments) and regulate the processing of the smaller units through the MACs 404 and accumulator 414. Rasterizer 430 keeps track of sizes and ranks of segments of the input/output data (e.g., groups, work units, input channels, output channels) and instructs the components of a neural processor circuit 218 for proper handling of the segments of the input data. For example, rasterizer 430 operates shifters 410 in input buffer circuits 402 to forward correct segments 408 of input data to MAC 404 and send the finished output data 328 to data buffer 334. Other components of neural processor circuit 218 (e.g., kernel DMA 324, data processor DMA 320, data buffer 334, planar engine 340) may also have their corresponding rasterizers to monitor the division of input data and the parallel computation of various segments of input data in different components. In some embodiments, the rasterizer may operate in different modes of input size dimension configuration. The input size dimension configuration modes may include a Fat tile (e.g., FatTile) mode and a work unit stack (e.g., WUStack) mode. The input size dimension configuration mode may be determined by a compiler executed by the CPU 208. The input size dimension configuration mode may configure the rasterizer to modify the shape of the divided input/output data. Further detail of the input size dimension configuration modes is discussed in
Output circuit 424 receives processed values 417 from post-processing circuit 428 and interfaces with data processor circuit 318 to store processed values 417 in data processor circuit 318. For this purpose, output circuit 424 may send out as output data 328 in a sequence or a format that is different from the sequence or format in which the processed values 417 are processed in post-processing circuit 428.
The components in neural engine 314 may be configured during a configuration period by NE control 418 and neural task manager 310. For this purpose, neural task manager 310 sends configuration information to neural engine 314 during the configuration period. The configurable parameters and modes may include, but are not limited to, mapping between input data elements and kernel elements, the number of input channels, the number of output channels, performing of output strides, and enabling/selection of post-processing operations at post-processing circuit 428.
Input data 342 of planar engine 340 may be fetched from one or more source datasets that are saved in data processor circuit 318. If a dataset to be processed by planar engine 340 is larger than a work unit of data that can be simultaneously processed by planar engine 340, such dataset may be segmented into multiple work units for reading as input data 342 to planar engine 340. Depending on the mode of planar engine 340, input data 342 may include data from one or more source datasets. The source dataset described herein refers to different data saved in neural processor circuit 218 for processing. Different components of neural processor circuit 218 may generate or transmit data that is saved in data processor circuit 318. For example, neural engines 314, planar engine 340 (which generated data in a previous operation cycle), and system memory 230 may generate or transmit different datasets that are saved in different memory locations of data processor circuit 318. Various source datasets may represent different tensors. In an operation cycle of planar engine 340, different source datasets may be fetched together as input data 342. For example, in an elementwise mode that involves the addition of two different tensors to derive a resultant tensor, the input data 342 may include data from two different source datasets, each providing a separate tensor. In other modes, a single source dataset may provide input data 342. For example, in a pooling mode, input data 342 may be fetched from a single source dataset.
First format converter 502 is a circuit that performs one or more format conversions on input data 342 in one format (e.g., a format used for storing in buffer 334) to another format for processing in subsequent components of planar engine 340. Such format conversions may include, among others, the following: applying a ReLU function to one or more values of input data 342, converting one or more values of input data 342 to their absolute values, transposing a tensor included in the sources, applying gain to one or more values of input data 342, biasing one or more values of input data 342, normalizing or de-normalizing one or more values of input data 342, converting floating-point numbers to signed or unsigned numbers (or vice versa), quantizing numbers, and changing the size of a tensor such as by broadcasting a value of a tensor in one or more dimensions to expand the rank of the tensor. The converted input data 342 and unconverted input data 342 to planar engine 340 are collectively referred to herein as “a version of the input data.”
First filter 506 is a circuit that performs a filtering operation in one direction. For this purpose, first filter 506 may include, among other components, adders, comparators, and multipliers. The filtering performed by first filter 506 may be, for example, averaging, choosing a maximum value or choosing a minimum value. When averaging, adders are used to sum the values of input data 342 and a weighting factor may be applied to the sum using a multiplier to obtain the average as the resultant values. When selecting maximum and minimum values, the comparators may be used in place of the adders and the multipliers to select the values.
Line buffer 510 is a memory circuit for storing the result such as one or more intermediate data obtained from first filter 506 or second filter 514. Line buffer 510 may store values of different lines and allows access from second filter 514 or other downstream components to fetch the intermediate data for further processing. In some modes, line buffer 510 is bypassed. Line buffer 510 may also include logic circuits to perform additional operations other than merely storing the intermediate data. For example, line buffer 510 includes adder circuits 512, which in combination with memory component, enables line buffer 510 to function as an accumulator that aggregates data generated from the results of first filter 506 or second filter 514 to separately store aggregated data of a dimension not to be reduced.
Similar to first filter 506, second filter 514 performs filtering operations but in a direction different from first filter 506. For this purpose, second filter 514 may include, among other components, adders, comparators, and multipliers. In the pooling mode, first filter 506 performs filtering operation in a first dimension, while second filter 514 performs filtering operation in a second dimension. In other modes, first filter 506 and second filter 514 may operate differently. In a reduction mode, for example, first filter 506 performs elementwise operations while second filter 514 functions as a reduction tree to aggregate values of data.
Post-processing circuit 518 is a circuit that performs further processing of values fetched from other upstream components. Post-processing circuit 518 may include specialized circuits that are efficient at performing certain types of mathematical computations that might be inefficient to perform using a general computation circuit. Operations performed by post-processing circuit 518 may include, among others, performing square root operations and inverse of values in a reduction mode. Post-processing circuit 518 may be bypassed in other operation modes.
Second format converter 522 is a circuit that converts the results of preceding components in planar engine 340 from one format to another format for output data 344. Such format conversions may include, among others, the following: applying a ReLU function to the results, transposing a resultant tensor, normalizing or de-normalizing one or more values of the results, and other number format conversions. Output data 344 may be stored in data processor circuit 318 as the output of neural processor circuit 218 or as inputs to other components of neural processor circuit 218 (e.g., neural engine 314).
PE control 530 is a circuit that controls operations of other components in planar engine 340 based on the operation mode of planar engine 340. Depending on the different modes of operation, PE control 530 programs register associated with the different components in planar engine 340 so that the programmed components operate in a certain manner. The pipeline of components or connections between the components in planar engine 340 may also be reconfigured. In the pooling mode, for example, data processed at by first filter 506 may be stored in line buffer 510 and then be read by second filter 514 for further filtering. In the reduction mode, however, data is processed by first filter 506, then processed at second filter 514 and then accumulated in line buffer 510 that is programmed as an accumulator. In the elementwise mode, line buffer 510 may be bypassed.
PE control 530 also includes a rasterizer 540 that tracks the current task or process loop being processed at planar engine 340. Rasterizer 540 is a circuit that tracks units or segments of input data and/or loops for processing the input data in planar engine 340. Rasterizer 540 may control the fetch of segments to planar engine 340 in each operation cycle and may monitor the size and rank of each segment being processed by planar engine 340. For example, smaller segments of a dataset may be fetched as input data 342 in a raster order for processing at planar engine 340 until all segments of the source dataset are processed. In fetching the segments, rasterizer 540 monitors the coordinate of the segment in the dataset. The manner in which a dataset is segmented into input data 342 for processing at planar engine 340 may be different compared to how a dataset is segmented into input data 328 for processing at neural engines 314.
The dataset for processing at planar engine 340 may be larger than the capacity of planar engine 340 that can be processed in a single operation cycle. In such case, planar engine 340 fetches different segments of the dataset as input data 342 in multiple operating cycles. The fetched segment may partly overlap with a previously fetched segment and/or a next segment to be fetched. In one embodiment, the portion of overlapping data is fetched only once and reused to reduce the time and power consumption cost of planar engine 340 in fetching data.
The broadcast buses 630 coupling the data processor circuit 318 and the chains of neural engines 314 read and write data to the neural engines and back to the buffer 334 of the data processor circuit 318. The neural processor circuit 218 and the plurality of neural engines are routed to support data broadcast modes such as multicast mode and simulcast mode. Multicast mode and simulcast mode improves overall neural engine utilization for layers which produce too few output channels to achieve high efficiency on all the neural engines. For example, considering a layer that produces an output image of three output channels (e.g., red, green, blue), and a neural processor circuit with 16 neural engines. If each neural engine 314 produces one channel output, the utilization across all the neural engines 314 will be low due to the output image only having a few output channels. Multicast mode and simulcast mode assigns each of the neural engines 314 to clusters, each cluster processing different work units simultaneously, hence exploiting parallelism in the spatial extent.
Multicast mode may include broadcasting work units to different clusters, each cluster performing one or more computational operations on the different work units simultaneously. In this context, a work unit is a segment of input data. A cluster is a group of one or more computational cores 416 that processes a portion of a super work unit (e.g., superWU). The superWU refers to a work unit with a larger spatial area. In some embodiments, the total number of clusters may be determined by the compiler, based in part on the dimensions of the input data. The compiler may further determine the computation core to cluster mapping based on the determined total number of active computation cores, and the input data dimension configuration mode. The total number of clusters may range from one to the total number of computational cores. Each cluster works on different work units in parallel. In contrast, all neural engines 314 may be assigned to a single cluster for default broadcast mode, with each neural engine in the cluster performing one or more computational operations on different channels of the same work unit. Kernels for each active computation core 416 is provided separately, with the same kernel being replicated across clusters to the cores with similar output channel mapping. Simulcast mode is described below in
The neural processor circuit 218 supports multiple configuration modes for input work unit dimensions, including a fat tile (e.g., FatTile) mode and a work unit stack (e.g., WUStack) mode. When enabled, FatTile mode and WUStack mode modify the shape of a work unit. FatTile mode and WUStack mode allow parallel processing to be performed in the spatial extent, in addition to the channel dimension. The spatial extent comprises of two axes, the x dimension (e.g., width) and the y dimension (e.g., height). FatTile mode may modify the shape of the work unit by reducing the channel dimension by a factor of two and increasing the width dimension by the same factor of two. For example, a work unit may have default dimensions of 16×16×16, and enabling FatTile mode may result in a superWU with dimensions of 32×16×8. FatTile mode is enabled by the compiler using the FatTileEnable bit. In contrast, WUStack mode shifts parallelism from the channel dimension to the height dimension. WUStack mode may modify the shape of the work unit by reducing the channel dimension by a factor, and in turn increasing the height dimension of the work unit by the same factor. WUStack mode supports 4 configurations, including a default configuration, a first configuration, a second configuration, and a third configuration. For example, given a work unit with default dimensions of 16×16×16, the default setting of WUStack does not modify the dimensions of the work unit. The first configuration of WUStack mode may increase the height dimension of the work unit by a factor of two, producing a superWU of dimensions 16×32×8. The second configuration of WUStack mode may increase the height dimension of the work unit by a factor of four, producing a superWU of dimensions 16×64×4, and the third configuration may increase the height dimension by a factor of eight, producing a superWU of dimensions 16×128×2. FatTile mode and WUStack mode are independent modes and may be enabled simultaneously to reshape the work unit as necessary. For example, enabling FatTile mode and the third configuration of WUStack will produce a superWU of dimensions 32×128×1. Further details on how the data broadcasting mode and input data dimension configuration mode is determined is discussed in
Simulcast mode is a data broadcasting mode which is a function of multicast mode and FatTile mode. Simulcast mode may include reading two work units from the buffer 334 of the data processor circuit 318 and broadcasting each work unit to a separate cluster. Accordingly, simulcast mode provides an increased broadcast bandwidth from the buffer 334 to the neural engines 314. In addition, I/O bound operations get faster for operations which use resident tensors which are stored in the buffer 334.
In one embodiment, in executing a neural network, tasks that need to be executed, such as convolution operation tasks, pooling tasks, etc. may be defined in by a compiler. A compiler may define a first task that corresponds to a first operation in a first layer of the neural network and a second task that corresponds to a second operation in a second layer of the neural network. Certain structures and data sizes of the neural network are defined in the code instructions associated with the neural networks. As such, the sizes of certain data in various layers, such as kernel data, may be predetermined and known to the compiler.
The compiler may determine 810, based on analyzing a neural network description, a data broadcast mode and an input data dimension configuration mode that optimize neural engine utilization. For example, the compiler may determine that the number of output channels for a layer associated to a neural network is too few to achieve high efficiency across the neural engines. Other factors considered by the compiler may include layers of a neural network, and the associated computational operations of each layer. In some embodiments, the compiler may determine the total number of clusters based in part on the input data dimension configuration mode. The compiler may further determine the computation core to cluster mapping based on the determined total number of active computation cores, and the input data dimension configuration mode.
The compiler may also generate 820 task descriptors for one or more tasks. A task descriptor includes a set of metadata that is used to describe a task. The metadata may define data size and location, task operations, prefetch instructions, data broadcasting mode, and input data dimension configuration mode. A task descriptor defines a configuration of components in the neural processor circuit 218 to execute the task associated with the task descriptor. Each task descriptor for a task may include a task descriptor header and configuration registers. The task descriptor header comprises configurations related to the task manager's behavior for the task. For example, the task descriptor header may be written at the beginning of each task descriptor. The task descriptor header includes a plurality of fields. The fields may include a task ID, a network ID, an estimated number of operating cycles required to execute the task to execute, a prefetch instruction that indicates whether the input data should be prefetched, data size and location, data broadcasting mode, and input data dimension configuration mode. In some embodiments, the task descriptor may also include a field which indicates neural engine cluster assignment, based in part on the determined data broadcasting mode.
The compiler may instruct 830, using the generated task descriptors, a data processor circuit 318 to broadcast input data to the plurality of neural engines 314 according to the determined data broadcasting mode. The task descriptors are sent to the neural task manager 310 of neural processor circuit 218 to set the operations of the neural task manager 310 and other components of neural processor circuit 218. The rasterizer located in the data processor DMA 320 and the rasterizer in the data processor circuit 318 may be configured by the task descriptor to produce superWUs based on the input data dimension configuration mode.
In an embodiment, the compiler enables multicast mode for a computation operation. Each neural engine is assigned to a cluster or remains idle. The data processor circuit 318 broadcasts each work unit to a separate cluster. In an embodiment, FatTile mode is enabled, and the data processor DMA 320 rasterizer may produce a wider tile and broadcast it to the data processor circuit. The data processor circuit 318 rasterizer may divide the tile into superWUs, which the data processor circuit 318 may broadcast to the neural engines 314 based on the determined data broadcasting mode. This process may be applied to another embodiment in which FatTile mode and WUStack mode are both enabled. In an embodiment, FatTile mode and WUStack mode are not enabled, and such, the data processor circuit 318 may proceed with default broadcast mode or unicast mode. In other embodiments, the data processor circuit 318 may proceed with default broadcast mode when FatTile mode is enabled in a mode that otherwise prevents multicast mode.
The data processor circuit 318 determines to enable simulcast mode based in part on the input data dimension configuration and the operation to be performed, as indicated by the task descriptor. In an embodiment where FatTile mode is enabled and the operation does not require padding and realignment of the input data, simulcast mode may be enabled. The data processor circuit 318 fetches consecutive (e.g., side by side) work units stored in the buffer 334, and broadcasts each work unit to a separate cluster.
The compiler may instruct 840, using the generated task descriptors, a neural engine 314 to perform computational operations according to the determined data broadcasting mode and input data dimension configuration mode. The neural engines 314 are configured to operate in a FatTile mode and WUStack mode. The neural engine rasterizers may be configured to perform a computation operation on input data of variable shape, according to the input data dimension configuration mode. In some embodiments, clipping of the superWU may occur if the spatial extent of the tensor associated with the layer is not a multiple of the superWU. For example, given work units that are 16×16 bytes and a superWU that is 2×8 work units (32×128 bytes), a tensor of width 72 bytes may be rasterized as three superWU's per row. The rightmost superWU may be composed of two WU's. A quarter of the first work unit may be utilized, as the remaining width is eight components wide, while the second WU of the pair may be completely unused. The system-on-chip circuit is configured to recognize when a superWU is clipped and may instruct the neural engine cluster responsible for the clipped WU to go into an idle mode. As such, the system-on-a-chip circuit may keep track of other resources, such as the kernel stream. This may cause a cluster to be idle if a half of the superWU has been clipped. The data processor circuit 318 receives the output data from the clusters and writes the output data to a destination. The destination may be the buffer 334 or system memory.
While particular embodiments and applications have been illustrated and described, it is to be understood that the invention is not limited to the precise construction and components disclosed herein and that various modifications, changes and variations which will be apparent to those skilled in the art may be made in the arrangement, operation and details of the method and apparatus disclosed herein without departing from the spirit and scope of the present disclosure.