Aspects of the present disclosure relate generally to receivers, and in particular, to a multi-band input stage of a receiver with selectable third harmonic filter.
A receiver typically includes an input stage followed by a low noise amplifier (LNA) and a frequency downconverting mixer. The input stage may be configured to receive signals across multiple frequency bands. The input stage should provide passbands across the multiple frequency bands, good impedance matching across the multiple frequency bands, programmable attenuation without degrading the passbands and impedance matching if different signal power levels are seen by the input stage, and third harmonic suppression filtering if a leaked signal has a frequency three (3) times the frequency of the target received signal (or other harmonics).
The following presents a simplified summary of one or more implementations in order to provide a basic understanding of such implementations. This summary is not an extensive overview of all contemplated implementations, and is intended to neither identify key or critical elements of all implementations nor delineate the scope of any or all implementations. Its sole purpose is to present some concepts of one or more implementations in a simplified form as a prelude to the more detailed description that is presented later.
An aspect of the disclosure relates to a receiver. The receiver includes a low noise amplifier (LNA); and an input stage coupled to the LNA. The input stage, in turn, includes a first inductor coupled between a first node and a second node; a second inductor coupled between the second node and a third node; a first variable capacitor coupled between the first node and the third node; a variable resistor coupled between the third node and a reference potential rail; a first switching device coupled between the second node and a fourth node; a second switching device coupled between the third node and the fourth node; and a second variable capacitor coupled between the fourth node and the reference potential rail.
Another aspect of the disclosure relates to a receiver. The receiver includes a low noise amplifier (LNA); and an input stage coupled to the LNA, wherein the input stage is configured to provide a first passband for a first signal across at least a portion of a first frequency band and a notch to substantially reject a second signal within the first frequency band or a second frequency band in accordance with a first mode of operation, and a second passband for the second signal across the second frequency band in accordance with a second mode of operation.
Another aspect of the disclosure relates to a method of processing first and second signals. The method includes providing a passband for the first signal across at least a portion of a first frequency band and a notch to substantially reject a second signal within the first frequency band or a second frequency band in accordance with a first mode of operation; and providing a passband for the second signal across the second frequency band in accordance with a second mode of operation.
Another aspect of the disclosure relates to a transmitter system. The transmitter system includes a first amplifier configured to generate a first signal; a second amplifier configured to generate a second signal; and a feedback receiver, including: a low noise amplifier (LNA); and an input stage coupled to the LNA, wherein the input stage is configured to provide a first passband for the first signal across at least a portion of a first frequency band and a notch to substantially reject the second signal within the first frequency band or a second frequency band in accordance with a first mode of operation, and a second passband for the second signal across the second frequency band in accordance with a second mode of operation.
Another aspect of the disclosure relates to an apparatus for processing first and second signals. The apparatus includes means for providing a first passband for the first signal across at least a portion of a first frequency band and a notch to substantially reject a second signal within the first frequency band or a second frequency band in accordance with a first mode of operation; and means for providing a second passband for the second signal across the second frequency band in accordance with a second mode of operation.
To the accomplishment of the foregoing and related ends, the one or more implementations include the features hereinafter fully described and particularly pointed out in the claims. The following description and the annexed drawings set forth in detail certain illustrative aspects of the one or more implementations. These aspects are indicative, however, of but a few of the various ways in which the principles of various implementations may be employed and the description implementations are intended to include all such aspects and their equivalents.
The detailed description set forth below, in connection with the appended drawings, is intended as a description of various configurations and is not intended to represent the only configurations in which the concepts described herein may be practiced. The detailed description includes specific details for the purpose of providing a thorough understanding of the various concepts. However, it will be apparent to those skilled in the art that these concepts may be practiced without these specific details. In some instances, well-known structures and components are shown in block diagram form in order to avoid obscuring such concepts.
In particular, the transmitter system 100 includes an integrated circuit (IC) 110, which may be implemented as a system on chip (SOC). In this example, the IC 110 includes a first transmit chain including a first digital predistortion (DPD) circuit 112-1, a first digital-to-analog converter (DAC) 114-1, a first local oscillator (LO) 120-1, a first frequency up converting mixer 116-1, and a first driver amplifier (DA) 118-1 (may also be referred to as a pre-amplifier). Similarly, the IC 110 includes a second transmit chain including a second DPD circuit 112-2, a second DAC 114-2, a second LO 120-2, a second frequency up converting mixer 116-2, and a second DA 118-2. Although, in this example, the IC 110 is shown to have two (2) transmit chains, it shall be understood that the IC 110 may include more than two (2) transmit chains. The IC 110 may further include a feedback receiver (FB RX) including an input stage 150, a low noise amplifier (LNA) 152, a frequency down converting mixer 156, an analog-to-digital converter (ADC) 158, a measurement/tuning circuit 160, and a first set of switching devices SW1-SW4. The measurement/tuning circuit 160 may be any processor-based circuit (e.g., microprocessor, microcontroller, field programmable gate array, etc.), which may include an associated memory with instructions, and/or part of a firmware, etc.
Further, in accordance with this example, the transmitter system 100 may further include components external to the IC 110, such as a first power amplifier (PA) 121-1, first directional coupler 122-1, and first antenna (or antenna array) 124-1 associated with the first transmit chain. Similarly, external to the IC 110, the transmitter system 100 includes a second PA 121-2, second directional coupler 122-2, and second antenna (or antenna array) 124-2 associated with the second transmit chain. Additionally, external to the IC 110, the transmitter system 100 includes a second set of switching devices SW5 to SW7.
It shall be understood that the division between what components are in the IC 110 and components external to the IC 110 may vary depending on design factors (and that certain components of the IC 110 may be split among different ICs—such as the DPD circuit 112-2 that may be in a different IC than the mixer 116-2 etc.). It shall also be understood that the transmitter system 100 may be implemented with discrete components (in lieu of the IC 110) or with integrated components entirely within the IC 110.
With reference to the first transmit chain, a first digital data signal DTX1 is provided to an input of the first DPD circuit 112-1. The first DPD circuit 112-1 applies predistortion to the first digital data signal DTX1 based on control signals from the measurement/tuning circuit 160 to generate a first predistorted digital signal DPX1. The first DAC 114-1 may receive the first predistorted digital signal DPX1 directly or via one or more components, and convert the first predistorted digital signal DPX1 into a first predistorted analog signal VPX1. As mentioned, one or more intervening components between the first DPD circuit 112-1 and the first DAC 114-1 may include a data scrambler, an error correction code (ECC) circuit, a modulator, and/or other circuit(s). The first mixer 116-1 mixes the first predistorted analog signal VPX1 with a first LO signal VLO1 generated by the first LO 120-1 (upconverts the first predistorted analog signal VPX1) to generate a first radio frequency (RF) signal VRF1. It should be appreciated that in some systems the first mixer 116-1 mixes the first predistorted analog signal VPX1 with a first LO signal VLO1 generated by the first LO 120-1 (upconverts the first predistorted analog signal VPX1) to generate a first intermediate frequency (IF) that may be then upconverted to an RF frequency at a later transmitter stage. It shall be understood that one or more filters may be associated with the first mixer 116-1 to substantially remove or suppress unwanted signal components from the first RF signal VRF1.
The first DA 118-1 amplifies the first RF signal VRF1 to generate a first pre-amplified signal VDA1 based on control signals generated by the measurement/tuning circuit 160. The first PA 121-1 amplifies the first pre-amplified signal VDA1 based on control signals generated by the measurement/tuning circuit 160 to generate a first transmit signal VTX1. The first transmit signal VTX1 is provided to the first antenna 124-1 via the first directional coupler 122-1 to radiate the first transmit signal VTX1 into free space for wireless transmission to one or more remote devices. The first directional coupler 122-1, in turn, couples out a portion of the first transmit signal VTX1 to generate a first feedback signal VFB1 for measurement and tuning purposes, as discussed in more detail further herein.
With reference to the second transmit chain, a second digital data signal DTX2 is provided to an input of the second DPD circuit 112-2. The second DPD circuit 112-2 applies predistortion to the second digital data signal DTX2 based on control signals from the measurement/tuning circuit 160 to generate a second predistorted digital signal DPX2. The second DAC 114-2 may receive the second predistorted digital signal DPX2 directly or via one or more components, and convert the second predistorted digital signal DPX2 into a second predistorted analog signal VPX2. As mentioned, one or more intervening components between the second DPD circuit 112-2 and the second DAC 114-2 may include a data scrambler, an error correction code (ECC) circuit, a modulator, and/or other circuit(s). The second mixer 116-2 mixes the second predistorted analog signal VPX2 with a second LO signal VLO2 generated by the second LO 120-2 (upconverts the second predistorted analog signal VPX2) to generate a second RF signal VRF2. It shall be understood that one or more filters may be associated with the second mixer 116-2 to substantially remove or suppress unwanted signal components from the second RF signal VRF2.
The second DA 118-2 amplifies the second RF signal VRF2 to generate a second pre-amplified signal VDA2 based on control signals generated by the measurement/tuning circuit 160. The second PA 121-2 amplifies the second pre-amplified signal VDA2 based on control signals generated by the measurement/tuning circuit 160 to generate a second transmit signal VTX2. The second transmit signal VTX2 is provided to the second antenna 124-2 via the second directional coupler 122-2 to radiate the second transmit signal VTX2 into free space for wireless transmission to one or more remote devices. The second directional coupler 122-2, in turn, couples out a portion of the second transmit signal VTX2 to generate a second feedback signal VFB2 for measurement and tuning purposes, as discussed in more detail further herein.
As discussed, the feedback receiver is for tuning the first and second transmit chains, including tuning the predistortion applied by the first and second DPD circuits 112-1 and 112-2, the gains of the first and second DAs 118-1 and 118-2, and the gains of the first and second PAs 121-1 and 121-2. For example, when the first transmit chain is to be tuned based on the first transmit signal VTX1, the measurement/tuning circuit 160 sets the switching devices SW1 and SW5 in their closed states, and the switching devices SW2, SW3, SW4, and SW6 in their open states. Additionally, the measurement/tuning circuit 160 sets the switching device SW7, which may be implemented as a single pole double throw (SPDT) switch, such that it couples the switching device SW5 to the input of the FB RX input stage 150, and decouples the switching device SW6 from the input of the FB RX input stage 150.
In this configuration, the first feedback signal VFB1 is provided to the input of the FB RX input stage 150 as input feedback signal VFBI via the switching devices SW5 and SW7. As discussed further herein, the FB RX input stage 150 may provide a desired passband for the input feedback signal VFBI, a desired impedance matching at the input of the LNA 152, programmable signal attenuation, and third harmonic rejection based on control signals generated by the measurement/tuning circuit 160. Accordingly, the FB RX input stage 150 produces an output feedback signal VFBO based on the input feedback signal VFBI. The LNA 152 amplifies the output feedback signal VFBO to generate an amplified feedback signal VFBA. The mixer 156 mixes the amplified feedback signal VFBA with the first LO signal VLO1 received from the first LO 120-1 via the closed switching device SW1 (down converts the amplified feedback signal VFBA) to generate a baseband feedback signal VFB. The ADC 158 converts the baseband feedback signal VFB into a digital feedback signal DFB. The measurement/tuning circuit 160 tunes the first transmit chain based on the digital feedback signal DFB.
For example, the measurement/tuning circuit 160 configures the FB RX input stage 150 to provide desired passband and impedance match to efficiently couple the first feedback signal VFB, to the input of the LNA 152 based on the frequency of the input feedback signal VFBI (same as the frequency of the first transmit signal VTX1 and the first feedback signal VFB1). Depending on the expected power level of the first transmit signal VTX1, the measurement/tuning circuit 160 may also configure the FB RX input stage 150 to provide no or some signal attenuation. Additionally, based on the relationship between the frequencies of the first transmit signal VTX1 and the second transmit signal VTX2 in, for example, ULCA mode of operation, the measurement/tuning circuit 160 configures the FB RX input stage 150 to provide third harmonic suppression filtering, as discussed in more detail further herein.
The measurement/tuning circuit 160 processes the digital feedback signal DFB to measure distortion present in the first transmit signal VTX1, and controls/tunes the first DPD circuit 112-1 to apply predistortion to the first digital data signal DTX1 so as to reduce the distortion in the first transmit signal VTX1. The measurement/tuning circuit 160 also processes the digital feedback signal DFB to determine the power level of the first transmit signal VTX1 to control/tune the gain of the first DA 118-1 and/or the first PA 121-1.
Alternatively, or in addition to, the first transmit chain may be tuned based on the first pre-amplified signal VDA1. In this regard, the measurement/tuning circuit 160 sets the switching devices SW1 and SW3 in their closed states, and the switching devices SW2, SW4, SW5, and SW6 in their open states. As switching devices SW5 and SW6 are open, the measurement/tuning circuit 160 may set the switching device SW7 in any configuration, although setting it towards the first transmit chain may be better to reduce signal leakage from the second transmit chain into the FB RX input stage 150. In accordance with this measurement, the measurement/tuning circuit 160 processes the digital feedback signal DFB to determine the power level of the first pre-amplified signal VDA1 to control/tune the gain of the first DA 118-1.
The tuning of the second transmit chain may operate in a similar manner. For example, when the second transmit chain is to be tuned based on the second transmit signal VTX2, the measurement/tuning circuit 160 sets the switching devices SW2 and SW6 in their closed states, and the switching devices SW1, SW3, SW4, and SW5 in their open states. Additionally, the measurement/tuning circuit 160 sets the switching device SW7 such that it couples the switching device SW6 to the input of the FB RX input stage 150, and decouples the switching device SW5 from the input of the FB RX input stage 150.
In this configuration, the second feedback signal VFB2 is provided to the input of the FB RX input stage 150 as input feedback signal VFBI via the switching devices SW6 and SW7. As discussed, the FB RX input stage 150 may provide a desired passband and impedance matching to efficiently couple the second feedback signal VFB2 to the input of the LNA 152, programmable signal attenuation, and third harmonic rejection based on control signals generated by the measurement/tuning circuit 160. Accordingly, the FB RX input stage 150 produces an output feedback signal VFBO based on the input feedback signal VFBI. The LNA 152 amplifies the output feedback signal VFBO to generate an amplified feedback signal VFBA. The mixer 156 mixes the amplified feedback signal VFBA with the second LO signal VLO2 received from the second LO 120-2 via the closed switching device SW2 (down converts the amplified feedback signal VFBA) to generate a baseband feedback signal VFB. The ADC 158 converts the baseband feedback signal VFB into a digital feedback signal DFB. The measurement/tuning circuit 160 tunes the second transmit chain based on the digital feedback signal DFB.
For example, the measurement/tuning circuit 160 configures the FB RX input stage 150 to provide a desired passband and impedance match to efficiently couple the second feedback signal VFB2 to the input of the LNA 152 based on the frequency of the input feedback signal VFBI (same as the frequency of the second transmit signal VTX2 and the second feedback signal VFB2). Depending on the expected power level of the second transmit signal VTX2, the measurement/tuning circuit 160 may configure the FB RX input stage 150 to provide no or some signal attenuation. Additionally, based on the relationship between the frequencies of the second transmit signal VTX2 and the first transmit signal VTX1 in, for example, ULCA mode of operation, the measurement/tuning circuit 160 may provide third harmonic suppression filtering.
The measurement/tuning circuit 160 processes the digital feedback signal DFB to measure distortion present in the second transmit signal VTX2, and controls/tunes the second DPD circuit 112-2 to apply predistortion to the second digital data signal DTX2 so as to reduce the distortion in the second transmit signal VTX2. The measurement/tuning circuit 160 also processes the digital feedback signal DFB to determine the power level of the second transmit signal VTX2 to control/tune the gain of the second DA 118-2 and/or the second PA 121-2.
Alternatively, or in addition to, the second transmit chain may be tuned based on the second pre-amplified signal VDA2. In this regard, the measurement/tuning circuit 160 sets the switching devices SW2 and SW4 in their closed states, and the switching devices SW1, SW3, SW5, and SW6 in their open states. As switching devices SW5 and SW6 are open, the measurement/tuning circuit 160 may set the switching device SW7 in any configuration, although setting it towards the second transmit chain may be better to reduce signal leakage from the first transmit chain into the FB RX input stage 150. In accordance with this measurement, the measurement/tuning circuit 160 processes the digital feedback signal DFB to determine the power level of the second pre-amplified signal VDA2 to control/tune the gain of the second DA 118-2.
With regard to third harmonic suppression filtering of the FB RX input stage 150, this may be needed when one of the transmit chain is transmitting a signal with a frequency at or near three (3) times the frequency of the other transmit chain. For example, the first transmit signal VTX1 may have a first carrier with a frequency ƒ1, and the second transmit signal VTX2 may have a second carrier with a frequency ƒ2, where ƒ2 is three (3) times ƒ1. If the feedback receiver is measuring the first transmit chain with switching devices SW1 and SW5 is their closed states (and the switching devices SW2-SW4 and SW6 in their open states), and switching device SW7 set to route the first feedback signal VFB1 to the input of the FB RX input stage 150, the input feedback voltage VFBI may include the first feedback signal VFB1. However, the input feedback voltage VFBI may also include a portion of the second transmit signal VTX2 due to antenna-to-antenna leakage and/or leakage via coupler 122-2, and switching devices SW6 and SW7.
The mixer 156 may downconvert the first transmit signal component of the amplified feedback signal VFBA to a first baseband frequency ƒBB1 substantially equal to a difference between the frequency ƒ1 of the first transmit signal VTX1 and the frequency ƒ0 of the first LO signal VLO1 (e.g., ƒBB1=ƒ1-ƒ0=Δƒ), and downconvert the leaked second transmit signal component of the amplified feedback signal VFBA to a second baseband frequency ƒBB2 substantially equal to a difference between the frequency ƒ2 of the second transmit signal VTX2 and the third harmonic frequency 3ƒ0 of the first LO signal VLO1 (e.g., ƒBB2=ƒ2-3ƒ0=3ƒ1−3ƒ0=3Δƒ). Thus, the difference between the baseband frequencies of the signal being measured and the leaked signal is 2Δƒ. The frequency difference 2Δƒ may be sufficiently small that the leaked signal interferes with and reduces the signal-to-noise ratio (SNR) of the measured signal, as well as increases the noise/distortion floor in the vicinity of the target baseband signal ƒBB1. As a result, tuning the first transmit chain by the measurement/tuning circuit 160 may be corrupted due to the reduced SNR of the measured signal and increased noise/distortion floor near ƒBB1. This is further explained with reference to
The graph depicts the first transmit signal VTX1 with a bandwidth BW1 and a center frequency ƒ0 within BAND1. In this example, the feedback receiver is a direct-conversion system, where the first transmit signal VTX1 is down converted to direct current (DC), and the frequency of the first LO signal VLO1 is also at ƒ0. It shall be understood that the feedback receiver need not be implemented as a direct-conversion system. The second transmit signal VTX2 has a bandwidth BW2 with a center frequency 3ƒ0 within BAND2, where 3ƒ0 is the third harmonic of the first LO signal VLO1. During measurement of the first transmit chain, the first PA 121-1 may be operated in a relatively low power or gain mode. Simultaneously, the second transmit chain may be operated in transmission mode, where the second PA 121-2 is operated in a relatively high power or gain mode. As a result, the power of the leaked second transmit signal VTX2 may be comparable power-wise to the power of the first feedback signal VFB1 in the input feedback signal VFBI. As discussed above, the down conversion of the amplified feedback signal VFBA by the mixer 156 may result in baseband signals, derived from the first and second transmit signals VTX1 and VTX2, that interfere with each other, and adversely impact the SNR and the noise/distortion floor near the vicinity of the measured signal associated with the first transmit chain. This is further explained with reference to
In this example, the input stage 210 includes a first input configured to receive an input signal VIN. The input signal VIN may include a first signal, such as the first feedback signal VFB1, and a second signal, such as the leaked second transmit signal VTX2 of transmitter system 100. The input stage 210 may include a second input configured to receive a mode/tuning signal to specify one of two modes of operations, and tune parameters of the input stage 210 to achieve a desired S21 and S11 frequency response, and third harmonic suppression filtering. The mode/tuning signal may be generated by the measurement/tuning circuit 160. For example, the first mode of operation may be to measure the first transmit signal VTX1 for the purpose of tuning the first transmit chain of transmitter system 100. The second mode of operation may be to measure the second transmit signal VTX2 for the purpose of tuning the second transmit chain of the transmitter system 100. In certain examples (e.g., where the LNA 220 is not used as a part of a feedback receiver), other modes of operation may exist for tuning where, for example, the input stage 210 is tuned for a particular band of a signal being received.
Accordingly, the input stage 210 is configured to provide a first passband (e.g., a 3 decibel (dB) passband) for the first signal across a first frequency band and a notch to substantially reject a second signal within the first or a second frequency band in accordance with the first mode of operation to generate an intermediate signal VINT. The LNA 220 amplifies the intermediate signal VINT to generate an output signal VOUT. The mode/tuning signal configures the input stage 210 in accordance with the first mode of operation, and tunes parameters of the input stage 210 to achieve the first passband and the notch as described. With reference to
The input stage 210 is also configured to provide a second passband (e.g., a 3 dB passband) for the second signal across the second frequency band in accordance with a second mode of operation to generate the intermediate signal VINT. Similarly, the LNA 220 amplifies the intermediate signal VINT to generate the output signal VOUT. The mode/tuning signal configures the input stage 210 in accordance with the second mode of operation, and tunes parameters of the input stage 210 to achieve the second passband. Again, with reference to
According to the BAND1 mode of operation, the input stage 210 provides a passband (e.g., a 3 dB passband) for the first signal having a carrier at frequency ƒ0 within the BAND1 frequency band, and a notch to substantially reject the second signal with a carrier at frequency 3ƒ0 within the BAND2 frequency band. As the notch is situated at frequency 3ƒ0, the notch substantially rejects the second signal to provide third harmonic suppression filtering to reduce adverse effects on the SNR and noise/distortion floor of the first signal. The first signal is amplified by the LNA 220, and subsequently down converted and processed in accordance with the particular application of the receiver 200. According to the BAND2 mode of operation, the input stage 210 provides a passband (e.g., a 3 dB passband) for the second signal having a carrier at frequency 3ƒ0 within the BAND2 frequency band. As previously discussed, there may not be a need for third harmonic suppression in the BAND2 mode of operation because the transmitter system 100 may not include a transmit chain generates a transmit signal with frequency three (3) times higher than the lowest frequency of BAND2. In this example, the first frequency band BAND1 does not overlap with the second frequency band BAND2.
More specifically, the first inductor L1 is coupled between a first node n1 and a second node n2. The first node n1 may serve as the input of the input stage 300 to receive an input signal VIN. The second inductor L2 is coupled between the second node n2 and a third node n3. The first capacitor C1, which may be variable or programmable based on a tuning signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the first node n1 and the third node n3. The termination resistor RT, which may also be variable or programmable based on a tuning signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the third node n3 and ground (or some reference potential rail, which may be at alternating current (AC) ground). The first switching device SW1, whose open/closed state is controlled by a band1_en mode signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the third node n3 and a fourth node n4. Similarly, the second switching device SW2, whose open/closed state is controlled by a band2_en mode signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the second node n2 and the fourth node n4. The second capacitor C2, which may be variable or programmable based on the tuning signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the fourth node n4 and ground. The fourth node n4 may serve as the output of the input stage 300 to produce an intermediate signal VINT. The output may be coupled to an input of an LNA, as previously discussed.
With additional reference to
With additional reference to
More specifically, the first inductor L1A and second inductor L1B are coupled in series between a first node n1 and a second node n2. The first node n1 may serve as the input of the input stage 400 to receive an input signal VN. The third inductor L2B and the fourth inductor L2A are coupled in series between the second node n2 and a third node n3. The first capacitor C1, which may be variable or programmable based on a tuning signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the first node n1 and the third node n3. The termination resistor RT, which may also be variable or programmable based on a tuning signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the third node n3 and ground.
The first FET M1, whose on/off state is controlled by a band1_en mode signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the third node n3 and a fourth node n4. Similarly, the second FET M2, whose on/off state is controlled by a band2_en mode signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the second node n2 and the fourth node n4. The first and second FETs M1 and M2 operate as switching devices, and may each be implemented as an n-channel metal oxide semiconductor (NMOS) FET, a p-channel metal oxide semiconductor (PMOS) FET, a transmission gate, a pass gate, or other electrically controllable switching device. The second capacitor C2, which may be variable or programmable based on the tuning signal (e.g., generated by the measurement/tuning circuit 160), is coupled between the fourth node n4 and ground. The fourth node n4 may serve as the output of the input stage 400 to produce an intermediate signal VINT. The output may be coupled to an input of an LNA, as previously discussed.
Similar to input stage 300, in accordance with a first mode of operation, the band1_en mode signal is asserted (e.g., at a logic high state), and the band2_en signal is deasserted (e.g., at a logic low state). Responsively, the first FET M1 is turned on and the second FET M2 is turned off. Thus, the input stage 400 forms a resonance circuit including capacitor C1 coupled in parallel with the series inductors L1A, L1B, L2B, and L2A between the input node n1 and an output node n3/n4 to produce a notch at a tuned frequency within a first frequency band (e.g., 0.6 to 2.4 GHz) or a second frequency band (e.g., 2.4 to 7.2 GHz) for third harmonic suppression purposes. In this configuration, the series inductors L1A, L1B, L2B, and L2A are also coupled to the shunt capacitor C2 to form an L-match impedance matching circuit to provide a desired passband and impedance matching across at least a portion of the first frequency band (e.g., 0.6 to 2.4 GHz). In accordance with a second mode of operation, the band1_en mode signal is deasserted (e.g., at a low logic state), and the band2_en signal is asserted (e.g., at a high logic state). Responsively, the first FET M1 is off and the second FET M2 is on. Thus, the input stage 400 forms a bridge T-coil impedance matching circuit including capacitor C1 coupled in parallel with the series inductors L1A, L1B, L2B, and L2A between the input node n1 and the third node n3, the capacitor C2 coupled between output node n2/n4 (situated between the series inductors L1B and L2B) and ground, to provide a desired passband and impedance matching across the second frequency band (e.g., 2.4 to 7.2 GHz).
The top portion of
The middle portion of
The lower portion of
For example, as depicted, the clockwise currents along inductors L1A and L1B produce an electromagnetic field (shown as the left pair of dashed ellipticals) that points downward at the center of the inductors L1A and L1B, and upwards external to the inductors L1A and L1B. Conversely, the counterclockwise currents along inductors L2A and L2B produce an electromagnetic field (shown as the right pair of dashed ellipticals) that points upward at the center of the inductors L2A and L2B, and points downwards external to the inductors L2a and L2B. Thus, at node n2 (and along the boundary line symmetrically separating the inductors), the upward pointing electromagnetic field generated by inductors L1A and L1B substantially cancels out the downward pointing electromagnetic field generated by inductors L2A and L2B. This substantially eliminates mutual coupling between the inductors L1A/L1B and L2B/L2A, and substantially reduces the electromagnetic field leakage to other nearby components.
More specifically, the ESD device is coupled between a first node n1 and ground. The first node n1 may serve as the input of the input stage 600 to receive an input signal VIN. The shunt resistor RSH of the attenuator 610, which may be a variable resistor, is coupled between the first node n1 and ground. The series resistor RSE of the attenuator 610, which may also be a variable resistor, is coupled between the first node n1 and a second node n2. Similarly, the FET M3 is coupled in parallel with the series resistor RSE between the first and second nodes n1 and n2, and includes a gate configured to receive a bypass_en signal from, for example, the measurement/tuning circuit 160. The tunability of the variable resistors RSH and RSE may also be controlled by the measurement/tuning circuit 160.
The first inductor LSE is coupled between the second node n2 and a third node n3. The second inductor L1A and third inductor LIB are coupled in series between the third node n3 and a fourth node n4. The fourth inductor L2B and the fifth inductor L2A are coupled in series between the fourth node n4 and a fifth node n5. The first capacitor C1, which may be variable or programmable based on a tuning signal generated by, for example, the measurement/tuning circuit 160, is coupled between the third node n3 and the fifth node n5. The termination resistor RT, which may also be variable or programmable based on a tuning signal generated by, for example, the measurement/tuning circuit 160, is coupled between the fifth node n5 and ground.
The first FET M1, whose on/off state is controlled by a band1_en mode signal, is coupled between the fifth node n5 and a sixth node n6. Similarly, the second FET M2, whose on/off state is controlled by a band2_en mode signal, is coupled between the fourth node n4 and the sixth node n6. The FETs M1 and M2, as well as FET M3 of the attenuator 610, operate as switching devices, and may each be implemented as an NMOS FET, PMOS FET, a transmission gate, a pass gate, or other electrically controllable switching device. The second capacitor C2, which may be variable or programmable based on the tuning signal generated by, for example, the measurement/tuning circuit 160, is coupled between the sixth node n6 and ground. The sixth node n6 may serve as the output of the input stage 600 to produce an intermediate signal VINT. The output may be coupled to an input of an LNA, as previously discussed.
The attenuation operation of the attenuator 610 may be bypassed, for example, by the measurement/tuning circuit 160, by asserting the bypass_en signal (e.g., set to a logic high). In this manner, the input signal VIN avoids the resistances of the shunt and series resistors RSH and RSE as it propagates from the first node n1 to the second node n2. If a particular attenuation of the input signal VIN is desired, the bypass_en signal is deasserted (e.g., set to a logic low), and the resistances of the shunt and series resistors RSH and RSE are tuned, for example, in accordance with the following table:
Where RSH(Ω) and RSE(Ω) may be set in accordance with the following equations if an input impedance of 50 Ohms for the attenuator 610 is to be set:
If, as previously discussed with reference to input stages 300 and 400, the circuit following the attenuator 610 is configured to provide good impedance matching or substantially 50Ω impedance across the first and second frequency bands in accordance with the first and second modes of operations, then changing the attenuation provided by the attenuator 610 does not significantly affect the S21 and S11 frequency response of the receiver input stage 600. The series inductor LSE following the attenuator 610 may be provided to compensate for shunt capacitance associated with the ESD and parasitic in the attenuator 610.
Similar to input stages 300 and 400, in accordance with a first mode of operation, the band1_en mode signal is asserted (e.g., at a high logic state), and the band2_en signal is deasserted (e.g., at a low logic state). Responsively, the first FET M1 is turned on and the second FET M2 is turned off. Thus, the input stage 600 forms a resonance circuit including capacitor C1 coupled in parallel with the series inductors L1A, L1B, L2B, and L2A between the third node n3 and an output node n5/n6 to produce a notch at a tuned frequency within a first frequency band (e.g., 0.6 to 2.4 GHz) or second frequency band (e.g., 2.4 to 7.2 GHz) for third harmonic suppression purposes. Also, the series inductors L1A, L1B, L2B, and L2A are coupled to the shunt capacitor C2 to form an L-match impedance matching circuit to provide a desired passband and impedance matching across at least a portion of the first frequency band (e.g., 0.6 to 2.4 GHz). The capacitance of the first and second capacitors C1 and C2, and the resistance of the termination resistor RT may be tuned by, for example, the measurement/tuning circuit 160 to achieve the desired passband, impedance matching, and notch frequency in accordance with the first mode of operation.
In accordance with a second mode of operation, the band1_en mode signal is deasserted (e.g., at a low logic state), and the band2_en signal is asserted (e.g., at a high logic state). Responsively, the first FET M1 is turned off and the second FET M2 is turned on. Thus, the input stage 600 forms a bridge T-coil impedance matching circuit including capacitor C1 coupled in parallel with the series inductors L1A, L1B, L2B, and L2A between the third node n3 and the fifth node n5, the capacitor C2 coupled between output node n4/n6 (situated between the series inductors L1B and L2B) and ground to provide a desired passband and impedance matching across the second frequency band (e.g., 2.4 to 7.2 GHz). The capacitance of the first and second capacitors C1 and C2, and the resistance of the termination resistor RT may be tuned by, for example, the measurement/tuning circuit 160 to achieve the desired passband and impedance matching in accordance with the second mode of operation.
The top portion of
The second portion from the top of
The third portion from the top of
The bottom portion of
The method 800 further includes providing a second passband for the second signal across the second frequency band in accordance with a second mode of operation (block 820). Examples of means for providing a second passband for the second signal across the second frequency band in accordance with a second mode of operation include any one of the input stages 150, 210, 300, 400, 600 configured in the second or BAND2 mode of operation.
The following provides an overview of aspects of the present disclosure:
Aspect 1: A receiver, including: a low noise amplifier (LNA); and an input stage coupled to the LNA. The LNA includes a first inductor coupled between a first node and a second node; a second inductor coupled between the second node and a third node; a first variable capacitor coupled between the first node and the third node; a variable resistor coupled between the third node and a reference potential rail; a first switching device coupled between the second node and a fourth node; a second switching device coupled between the third node and the fourth node; and a second variable capacitor coupled between the fourth node and the reference potential rail.
Aspect 2: The receiver of aspect 1, wherein the fourth node of the input stage is coupled to an input of the LNA.
Aspect 3: The receiver of aspect 1 or 2, wherein the input stage further comprises a variable attenuator coupled to the first node.
Aspect 4: The receiver of any one of aspects 1-3, wherein the input stage is selectively coupled to at least two different transmit chains.
Aspect 5: The receiver of any one of aspects 1-3, wherein the first node is selectively coupled to outputs of power amplifiers (PAs) of different transmit chains, respectively.
Aspect 6: The receiver of any one of aspects 1-3, wherein the first node is selectively coupled to outputs of driver amplifiers (DAs) of different transmit chains, respectively.
Aspect 7: A receiver, including: a low noise amplifier (LNA); and an input stage coupled to the LNA, wherein the input stage is configured to provide a first passband for a first signal across at least a portion of a first frequency band and a notch to substantially reject a second signal within the first frequency band or a second frequency band in accordance with a first mode of operation, and a second passband for the second signal across the second frequency band in accordance with a second mode of operation.
Aspect 8: The receiver of aspect 7, wherein the first signal includes a carrier with a first frequency within the first frequency band, and wherein the notch is situated at a second frequency substantially three times the first frequency in accordance with the first mode of operation.
Aspect 9: The receiver of aspect 7 or 8, wherein the second signal has a carrier with a frequency within the second frequency band in accordance with the second mode of operation.
Aspect 10: The receiver of any one of aspects 7-9, wherein the first frequency band does not overlap with the second frequency band.
Aspect 11: The receiver of any one of aspects 7-10, wherein the input stage includes: a first inductor coupled between a first node and a second node; a second inductor coupled between the second node and a third node; a first capacitor coupled between the first node and the third node; a resistor coupled between the third node and ground; a first switching device coupled between the second node and a fourth node; a second switching device coupled between the third node and the fourth node; and a second capacitor coupled between the fourth node and ground.
Aspect 12: The receiver of aspect 11, wherein the first and second capacitors are variable capacitors, and the resistor is a variable resistor.
Aspect 13: The receiver of aspect 11 or 12, wherein the first switching device is open, and the second switching device is closed in accordance with the first mode of operation.
Aspect 14: The receiver of aspect 13, wherein a capacitance of the first capacitor and a cumulative inductance of the first and second inductors are configured to set a frequency of the notch in accordance with the first mode of operation.
Aspect 15: The receiver of aspect 13 or 14, wherein the first and second inductors and the second capacitor form an L-match impedance matching circuit for the first signal across the first frequency band in accordance with the first mode of operation.
Aspect 16: The receiver of any one of aspects 11-15, wherein the first switching device is closed, and the second switching device is open in accordance with the second mode of operation.
Aspect 17: The receiver of aspect 16, wherein the first and second inductors, and first and second capacitors form a bridge T-coil impedance matching circuit for the second signal across the second frequency band in accordance with the second mode of operation.
Aspect 18: The receiver of aspect 16 or 17, wherein a mutual coupling between the first and second inductors is substantially nil.
Aspect 19: The receiver of any one of aspects 11-18, wherein the first inductor is wound in a clockwise direction, and the second inductor is wound in a counterclockwise direction.
Aspect 20: The receiver of any one of aspects 7-19, wherein the input stage further includes an attenuator.
Aspect 21: The receiver of aspect 20, wherein the attenuator includes: a shunt resistor; and a series resistor.
Aspect 22: The receiver of aspect 21, wherein the attenuator further includes a switching device coupled in parallel with the series resistor.
Aspect 23: The receiver of any one of aspects 20-22, wherein the attenuator is coupled between first and second nodes, and wherein the input stage further includes: a first inductor coupled between the second node and a third node; a second inductor coupled between the third node and a fourth node; a third inductor coupled between the fourth node and a fifth node; a first capacitor coupled between the third node and the fifth node; a resistor coupled between the fifth node and ground; a first switching device coupled between the fourth node and a sixth node; a second switching device coupled between the fifth node and the sixth node; and a second capacitor coupled between the sixth node and ground.
Aspect 24: The receiver of any one of aspects 7-23, wherein the input stage is selectively coupled to: a first power amplifier (PA) to receive the first signal therefrom; and a second power amplifier (PA) to receive the second signal therefrom.
Aspect 25: The receiver of any one of aspects 7-24, wherein the input stage is selectively coupled to: a first pre-amplifier to receive the first input signal therefrom; and a second pre-amplifier to receive the second input signal therefrom.
Aspect 26: A method of processing first and second signals, including: providing a first passband for the first signal across at least a portion of a first frequency band and a notch to substantially reject a second signal within the first frequency band or a second frequency band in accordance with a first mode of operation; and providing a second passband for the second signal across the second frequency band in accordance with a second mode of operation.
Aspect 27: The method of aspect 26, wherein providing the first passband and the notch includes: coupling first and second inductors in parallel with a first capacitor between first and second nodes, wherein the first node is configured to receive the first and second signals, and wherein the second node is coupled to the LNA; coupling a second capacitor between the second node and ground; and coupling a resistor between the second node and ground.
Aspect 28: The method of aspect 26 or 27, wherein providing the second passband includes: coupling the first and second inductors in parallel with the first capacitor between first and second nodes, wherein the first node is configured to receive the second signal; coupling the resistor between the second node and ground; and coupling a second capacitor between a third node situated between the first and second inductors, and ground.
Aspect 29: A transmitter system, including: a first amplifier configured to generate a first signal; a second amplifier configured to generate a second signal; and a feedback receiver, including: a low noise amplifier (LNA); and an input stage coupled to the LNA, wherein the input stage is configured to provide a first passband for the first signal across at least a portion of a first frequency band and a notch to substantially reject the second signal within the first frequency band or a second frequency band in accordance with a first mode of operation, and a second passband for the second signal across the second frequency band in accordance with a second mode of operation.
Aspect 30: The transmitter system of aspect 29, wherein the input stage includes: a first inductor coupled between a first node and a second node; a second inductor coupled between the second node and a third node; a first capacitor coupled between the first node and the third node; a resistor coupled between the third node and ground; a first switching device coupled between the second node and a fourth node; a second switching device coupled between the third node and the fourth node; and a second capacitor coupled between the fourth node and ground.
The previous description of the disclosure is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations without departing from the spirit or scope of the disclosure.
Thus, the disclosure is not intended to be limited to the examples described herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.