Multi-board system having electronic keying and preventing power to improperly connected plug-in board with improperly configured diode connections

Information

  • Patent Grant
  • 5203004
  • Patent Number
    5,203,004
  • Date Filed
    Monday, January 8, 1990
    34 years ago
  • Date Issued
    Tuesday, April 13, 1993
    31 years ago
Abstract
A computer system with a number of subsystems or modules on separate circuit boards employs electronic keying to ensure proper configuration of these boards. A power key arrangement associated with a plug-in connector enables a separate power supply for each set of boards. A power supply turn-on signal is routed through a uniquely-configured connector path for each board, so the power supply turn-on is inhibited for improper configurations. The uniquely-configured connector path may use either a series or a parallel implementation. The series implementation employs a set of diodes connected for conduction in either of two directions, with the mating connector having its conductor paths connected to match the diode configuration; in this manner, the power supply enable signal can only flow through the series path if the proper board is plugged into a properly-coded slot, in which case the power supply to activate this board is activated through the series path including the diodes. The parallel implementation employs a given number of connector pins to establish the coding for each board, and each pin is either open-circuited or connected to ground; if this coding of the subsystem board is not the same as that of the slot into which it is plugged then the power supply activation signal will be shorted to ground by one or the other of the coded pins.
Description

BACKGROUND OF THE INVENTION
This invention relates to connection arrangements for electrical or electronic assemblies, and more particularly to a method for ensuring proper configuration of computer systems having multiple boards.
Computers are usually constructed using a number of printed circuit boards or the like. While in some cases a system may have a number of universal type of slots (generic slots) where a variety of different circuit boards having different construction and function may be plugged into these slots, there are in most systems specific slots that can only accommodate unique circuit boards (modules or sub-systems) constructed for these specific slots, i.e., the boards are not interchangeable. Traditionally, a way of making sure the right circuit board is plugged into the right slot is by use of mechanical keying such as plugged pins, asymmetrical guide pins, etc. Such types of keying dedicates board slots to specialized functions, rendering them useless for any alternate functions. Another approach to multi-board systems is to use generic slots without mechanical keying, but this approach restricts the use of I/O pins by forcing dedication of function, or is vulnerable to damaging the circuitry on a board if improperly configured. That is, if a board is inserted into the wrong slot its circuitry may be damaged by application of voltages to the wrong conductors.
In a fault-tolerant computer system of the type set forth in copending U.S. patent applications Ser. Nos. 282,469, 282,538 filed Dec. 9, 1988 subsequently abandoned in favor of continuation application Ser. No. 517,533 filed Apr. 25, 1990; and Ser. No. 282,540 filed Dec. 9, 1988 subsequently abandoned in favor of continuation application Ser. No. 629,698 filed Dec. 17, 1990 and allowed; and Ser. No. 282,629 filed Dec. 9, 1988 subsequently abandoned in favor of continuation application Ser. No. 666,495 filed Mar. 6, 1991; and Ser. No. 283,139 filed Dec. 9, 1988 subsequently abandoned in favor of continuation application Ser. No. 737,937 filed Jul. 29, 1991; and Ser. No. 283,141 filed Dec. 9, 1988 subsequently abandoned in favor of continuation application Ser. No. 722,609 filed Jun. 26, 1991; all filed Dec. 9, 1988, and assigned to Tandem Computers Incorporated, each module of the system (such as a CPU, a memory module, or an I/O processor) has its own separately-controllable independent power supply. In this type of system, proper configuration of multi-board subsystems can be guaranteed by employing an electronic keying arrangement instead of a mechanical key; here the power supply to a subsystem on a board is keyed electronically to prevent power from being applied unless the configuration is correct.
SUMMARY OF THE INVENTION
In accordance with one embodiment of the invention, a computer system or the like has a number of subsystems or modules on separate circuit boards, and proper configuration of these boards is ensured by a power key arrangement enabling a separate power supply for each set of boards. A power supply turn-on signal is routed through a uniquely-configured connector path for each board, so the power supply turn-on is inhibited for improper configurations. The uniquely-configured connector path may use either a series or a parallel implementation. The series implementation employs a set of diodes connected for conduction in either of two direction with the mating connector having its conductor paths connected to match the diode configuration; in this manner, the power supply enable signal can only flow through the series path if the proper board is plugged into a properly-coded slot, in which case the power supply to activate this board is activated through the series path including the diodes. The parallel implementation employs a given number of connector pins to establish the coding for each board, and each pin is either open-circuited or connected to ground; if this coding of the subsystem board is not the same as that of the slot into which it is plugged then the power supply activation signal will be shorted to ground by one or the other of the coded pins.





BRIEF DESCRIPTION OF THE DRAWINGS
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as other features and advantages thereof, will be best understood by reference to the detailed description of specific embodiments which follows, when read in conjunction with the accompanying drawings, wherein:
FIG. 1 is a pictorial view of a multi-board system employing plug-in connectors between boards as may be employed in a computer system or the like utilizing features of the invention;
FIG. 2 is an electrical schematic diagram of a power keying arrangement according to one embodiment of the invention employing a series circuit configuration; and
FIG. 3 is an electrical schematic diagram of a power keying arrangement according to another embodiment of the invention employing a parallel circuit configuration.





DETAILED DESCRIPTION OF SPECIFIC EMBODIMENT
Referring to FIG. 1, a computer system or the like is usually constructed with a number of circuit boards including a so-called motherboard or backplane 10 and additional boards 11 and 12 plugged into the motherboard using edge connectors 13 and 14. Daughterboards 15 and 16 may be plugged into the boards 11 and 12 by edge connectors 17 and 18. Of course, other types of connectors could be used, such as cable connectors or the like, and the features of the invention are applicable as well to other types of system components or modules, such as integrated circuit packages of the dual-in-line or pin-grid array types, surface-mount configurations, etc.
The plug-in type connectors such as the edge connectors 13, 14, 17 or 18, or other such connectors, are of standard off-the-shelf configurations, so it is mechanically possible to insert a board 11, 12, 15 or 16 into the wrong slot. In computer systems employing standard bus configurations, this error is of no consequence because the slots are intentionally interchangeable. However, in a system of the type shown in the above-mentioned copending applications, for example, where the boards or modules are preferrably not interchangeable, the board plugged into a given slot must be the specific board designed for that particular slot. Another board erroneously plugged onto that slot may cause one or both boards to be damaged by improper voltages being applied, or may cause the system to operate improperly.
Referring to FIG. 2, the connections for an electronic keying circuit are illustrated according to a series-circuit embodiment of the invention. A connector 20, corresponding to one of the edge-connectors 13, 14, 15 or 16 of FIG. 1, for example, is used for connecting board-1 to board-2 in the system. Board-1 may be a back plane or motherboard, for example, or it may be one of the modules themselves. Board-2 is a board plugged into board-1, generally as seen in FIG. 1. Each one of the boards has a great deal of other circuitry thereon, making up the system of the computer, but only the circuitry relating to the power keying is illustrated. Connected to the connector pins of the connector 20 on the board-2 side are a set of diodes 21 which are poled for conduction in one direction or the other according to a code unique for this board-2. Four diodes 21 are shown, but there may be eight, for example, depending upon the number of unique codes needed (e.g., the number of boards in the system). The number of possible combinations is 2.sup.n, where n is the number of diodes. Thus, when four diodes 21 are employed there are sixteen code combinations, while eight diodes allows 256 combinations. The conductors 22 on the board-1 side of the connector 20 are wired to correspond to the directions the diodes 21 are positioned so that current will flow in a forward direction through the diodes from a source 23 to a power-supply controller 24. If the wiring on the board-1 side does not correspond to the coding of the diodes 21 on the board-2 side of the connector 20, however, the series path is blocked by one or more reverse-connected diodes and so the source 23 is not connected to the controller 24 and the power supply 24 is not activated. The controller 24 may be located on the board-1, or elsewhere in the system. The power supply operated by the controller 24 is coupled to the board-2 by other conductors of the connector 20, for example, or by a separate connector; alternatively, the power supply controller 24 may be supplying power to both board-1 and board-2 so neither of these will be activated unless the proper configuration is present.
Referring to FIG. 3, a parallel arrangement for the power supply keying circuitry of the invention is illustrated, according to another embodiment. A connector 30, in a manner similar to that of FIG. 2, connects board-1 and board-2. On the board-2 side of the connector 30, each of the connector pins used for the unique code is either connected to a ground terminal 31, or not, by jumpers 32. A four-bit code is illustrated for simplicity (with jumpers 32 for two-of-four), but more likely an eight-bit code would be needed. This is an "n of m" code, where there will be a fixed number n of grounding jumpers 32 for the m conductor pins. On the board-1 side, corresponding connector pins are connected to a line 33 by jumpers 34, in this case coded to be the complement of that of the jumpers 32 on the board-2 side. If the wrong board (coded so it doesn't match) is connected to the connector 30, then the line 33 is shorted to ground terminal 31, but if the correct board-2 is connected then no connection to ground is completed. As before, a source 35 is connected by the line 33 to the input of a power supply controller 36 so that an activating signal from the source only reaches the power supply controller if the properly-coded board-2 connector is plugged into the connector 30. Additional connector pins 37 create a series circuit between the line 33 and the input of the controller 36 so that the activating signal does not reach the controller when no board-2 at all is plugged in.
The series configuration of FIG. 2 requires that a sufficient voltage must be available at the source 23 to overcome the forward drop through the four (or eight) diodes 21, plus any IR drops in the series circuit, and still provide an activating voltage to the controller 24. The parallel configuration of FIG. 3 can operate on a lower potential due to fewer forward drops, but the "n of m" code is not as easy to manage when a large number of boards are to be accounted for.
While this invention has been described with reference to specific embodiments, this description is not meant to be construed in a limiting sense. Various modifications of the disclosed embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to this description. It is therefore contemplated that the appended claims will cover any such modifications or embodiments as fall within the true scope of the invention.
Claims
  • 1. A computer system having a first board and at least one module, said module having a plug-in assembly for connection to said first board, and an electrical keying circuit to prevent operation of said module unless properly-configured by said plug-in assembly, said keying circuit comprising:
  • a) a plurality of connector elements located upon said module to engage a like plurality of connector elements located upon said first board;
  • b) a plurality of uniquely-configured connections on said module separately engaging said plurality of connector elements to define a key configuration different from any other of said modules wherein each one of said uniquely-configured connections includes a diode connected between a pair of said plurality of connector elements for conduction in either a first or a second direction; and
  • c) an electrical circuit on at least one of said first board and said module for supplying enabling voltage to said module, said electrical circuit for said module engaging said plurality of connector elements on said first board in a unique pattern to prevent supplying said enabling voltage unless said module is connected and properly configured by said plug-in assembly to said first board; wherein said electrical circuit for said module includes said unique pattern to enable a series connection through said diodes in a manner such that all of the diodes for said module are connected in the same direction for conduction of current.
  • 2. A computer system having a system board and a number of modules, each of said modules having a separate plug-in assembly for connection to said system board, and an electrical keying circuit to prevent operation of said modules unless properly-configured by said plug-in assembly, said keying circuit comprising:
  • a) a plurality of connector elements located upon each said module to engage a like plurality of connector elements located upon said system board;
  • b) a plurality of uniquely-configured connections on each said module separately engaging said plurality of connector elements to define a key configuration different from other ones of said modules wherein each one of said uniquely-configured connections includes a diode connected between a pair of said plurality of connector elements for conduction in either a first or a second direction;
  • c) an electrical circuit on at least one of said system board and said module for supplying enabling voltage to each one of said modules, said electrical circuit for each module engaging said plurality of connector elements on said system board in a unique pattern to prevent supplying said enabling voltage unless the proper one of said modules is connected by the proper one of said plug-in assemblies to said system board; wherein said electrical circuit for each said module includes said unique pattern to enable a series connection through said diodes in a manner such that all of the diodes for a module are connected in the same direction for conduction of current.
  • 3. A method of operating a computer system having a first board and at least one module, said module having a plug-in assembly for connection to said first board, to prevent operation of said module unless properly-configured by said plug-in assembly, the method comprising the steps of:
  • a) coupling a plurality of connector elements located upon said module to engage a like plurality of connector elements located upon said first board;
  • b) configuring a plurality of unique connections on said module to separately engage said plurality of connector elements to define a key configuration different from any other of said modules wherein each one of said unique connections includes a diode connected between a pair of said connector elements for conduction in either a first or a second direction; and
  • c) supplying enabling voltage to said module by an electrical circuit on at least one of said first board and said module, said module engaging said plurality of connector elements on said first board in a unique pattern to prevent supplying said enabling voltage unless said module is connected and properly configured by said plug-in assembly to said first board; wherein said electrical circuit for said module includes said unique pattern to enable a series connection through said diodes in a manner such that all of the diodes for said module are connected in the same direction for conduction of current.
US Referenced Citations (93)
Number Name Date Kind
3602900 Delaigue et al. Aug 1971
3660831 Nicola et al. May 1972
3673467 Eisenreich Jun 1972
3681578 Stevens Aug 1972
3735356 Yates May 1973
3757305 Hedin Sep 1973
3761884 Avsan et al. Sep 1973
3787714 Resnick et al. Jan 1974
3810119 Zieve et al. May 1974
3828321 Wilber et al. Aug 1974
3833798 Huber et al. Sep 1974
3848116 Moder et al. Nov 1974
3921149 Kreis et al. Nov 1975
4015243 Kurpanek et al. Mar 1977
4015246 Hopkins, Jr. et al. Mar 1977
4034347 Probert, Jr. Jul 1977
4187538 Douglas et al. Feb 1980
4224664 Trinchieri Sep 1980
4228496 Katzman et al. Oct 1980
4253144 Bellamy et al. Feb 1981
4257097 Moran Mar 1981
4315310 Bayliss et al. Feb 1982
4316245 Luu et al. Feb 1982
4321666 Taser et al. Mar 1982
4330826 Whiteside et al. May 1982
4375683 Wensley Mar 1983
4377315 Grau Mar 1983
4380046 Fung Apr 1983
4392196 Glenn et al. Jul 1983
4392199 Schmitter et al. Jul 1983
4399504 Obermarck et al. Aug 1983
4402045 Krol Aug 1983
4412218 Niitsu Oct 1983
4412281 Works Oct 1983
4414624 Summer, Jr. et al. Nov 1983
4426681 Bacot et al. Jan 1984
4430707 Kim Feb 1984
4432051 Bogaert et al. Feb 1984
4453215 Reid Jun 1984
4455605 Cormier et al. Jun 1984
4468612 Starr Aug 1984
4493019 Kim et al. Jan 1985
4497059 Smith Jan 1985
4504821 Barnes Mar 1985
4541094 Stiffler et al. Sep 1985
4564903 Guyette et al. Jan 1986
4570261 Maher Feb 1986
4577272 Ballew et al. Mar 1986
4589066 Lam et al. May 1986
4591977 Nissen et al. May 1986
4597084 Dynneson et al. Jun 1986
4607365 Greig et al. Aug 1986
4616312 Uebel Oct 1986
4633394 Georgiou et al. Dec 1986
4638427 Martin Jan 1987
4644498 Bedard et al. Feb 1987
4646231 Green et al. Feb 1987
4648035 Fava et al. Mar 1987
4654857 Samson et al. Mar 1987
4661900 Chen et al. Apr 1987
4667287 Allen et al. May 1987
4672535 Katzman et al. Jun 1987
4675769 Marshall et al. Jun 1987
4683570 Bedard et al. Jul 1987
4703452 Abrant et al. Oct 1987
4709325 Yajima Nov 1987
4733353 Jaswa Mar 1988
4751639 Corcoran et al. Jun 1988
4757442 Sakata Jul 1988
4774709 Tulplue et al. Sep 1988
4775930 Clawson et al. Oct 1988
4779008 Kessels Oct 1988
4783731 Miyazaki et al. Nov 1988
4783733 Greig et al. Nov 1988
4785453 Chandran et al. Nov 1988
4794601 Kikuchi Dec 1988
4799140 Dietz et al. Jan 1989
4800462 Zacher et al. Jan 1989
4805107 Kieckhafer et al. Feb 1989
4819159 Shipley et al. Apr 1989
4827401 Hrustich et al. May 1989
4831520 Rubinfeld et al. May 1989
4847837 Morales et al. Jul 1989
4849979 Maccianti et al. Jul 1989
4853872 Shimoi Aug 1989
4868818 Madan et al. Sep 1989
4868826 Smith et al. Sep 1989
4873685 Millis, Jr. Oct 1989
4879716 McNally et al. Nov 1989
4912698 Bitzinger et al. Mar 1990
4914657 Walter et al. Apr 1990
4933940 Walter et al. Jun 1990
4942358 Davis et al. Jul 1990
Foreign Referenced Citations (2)
Number Date Country
2183114 May 1987 GBX
WO8502698 Jun 1985 WOX
Non-Patent Literature Citations (18)
Entry
BiiN 60.TM. System Technical Overview.
Cohen, E. I., et al., "Storage Hierarchies", IBM Systems Journal, 1989.
"Computer System Isolates Faults", Computer Design, Nov. 1983.
Davies, D., et al., "Synchronization and Matching in Redundant Systems", IEEE 1978.
Enslow, P. H., Editor, "Multiprocessors and Parallel Processing", Comtre Corp., John Wiley & Sons, 1974.
Frison, S. G., et al., "Interactive Consistency and Its Impact on the Design of TMR Systems", August Systems, Inc., IEEE 1982.
Hopkins, A. L., "A Fault-Tolerant Information Processing Concept for Space Vehicles", IEEE Transactions on Computers, Nov. 1971.
Kilmer, F., et al., "Comparison of Synchronization Techniques for Redundant Computer Sets", IBM Fed. Sys. Div., Mar. 1974.
McConnel, S. R., et al., "Synchronization and Voting", IEEE Transactions on Computers, vol. C-30, No. 2, Feb. 1981.
McCluskey, E. J., et al., "Comparative Architecture of High-Availability Computer Systems", IEEE, Digest of Papers, COMP-CON, Spring 1977.
NCR 9800 System Technical Overview.
Sklaroff, J. R., "Redundancy Management Technique for Space Shuttle Computers", IBM J. Res. Develop., Jan. 1976.
Smith, B. T., et al., "Architectural Description of a Fault-Tolerant Multiprocessor Engineering Prototype", IEEE Computer Soc., FTCS-8, Jun. 1978.
Smith, B. T., "High-Performance Fault-Tolerant Real-Time Computer Architecture", IEEE 1986.
Tolerant Systems, "Eternity.TM. Series System Summary", Rev. 2.0, Jan. 1984.
Weinstock, C. B., "SIFT:Systems Design and Implementation", IEEE 1980.
Wensley, J. H., "Fault-Tolerant Systems Can Prevent Timing Problems", Computer Design, Nov. 1982.
Yoneda, T., et al., "Implementation of Interrupt Handler for Loosely-Synchronized TMR Systems", IEEE 1985.