Light emitting diodes (LEDs) convert electrical energy into optical energy, and offer many benefits over other light sources, such as reduced size, improved durability, and increased efficiency. LEDs can be used as light sources in many display systems, such as televisions, computer monitors, laptop computers, tablets, smartphones, projection systems, and wearable electronic devices. Micro-LEDs (“μLEDs”) based on III-V semiconductors, such as alloys of AlN, GaN, InN, AlGaInP, other ternary and quaternary nitride, phosphide, and arsenide compositions, have begun to be developed for various display applications due to their small size (e.g., with a linear dimension less than 100 μm, less than 50 μm, less than 10 μm, or less than 5 μm), high packing density (and hence higher resolution), and high brightness. For example, micro-LEDs that emit light of different colors (e.g., red, green, and blue) can be used to form the sub-pixels of a display system, such as a television or a near-eye display system.
This disclosure relates generally to micro-light emitting diode (micro-LED) devices. More specifically, and without limitation, techniques disclosed herein relate to micro-LED devices including multi-color micro-LEDs on a same die for micro-displays. Various inventive embodiments are described herein, including devices, systems, methods, structures, materials, processes, and the like.
According to certain embodiments, a light source may include a substrate and an array of semiconductor structures grown on the substrate, where each semiconductor structure of the array of semiconductor structures may have a shape of a truncated pyramid. The light source may include a first set of micro-LEDs formed on top surfaces of a first set of semiconductor structures of the array of semiconductor structures, and a second set of micro-LEDs formed on top surfaces of a second set of semiconductor structures of the array of semiconductor structures. Each micro-LED of the first set of micro-LEDs may include active layers configured to emit light in a first wavelength range. Each micro-LED of the second set of micro-LEDs may include active layers configured to emit light in a second wavelength range. Each micro-LED of the first set of micro-LEDs may be adjacent to a micro-LED of the second set of micro-LEDs.
In some embodiments, the light source may also include an overgrowth mask layer on the substrate, where the array of semiconductor structures may be grown on the substrate through apertures of the overgrowth mask layer. In some embodiments, each aperture of the apertures of the overgrowth mask layer may be characterized by a width less than 1 μm and a circular or polygonal shape, or may be characterized by a width greater than 1 μm and a polygonal (e.g., hexagonal) shape. In some embodiments, a pitch of the array of semiconductor structures may be less than 3 μm. In some embodiments, a width of the active layers of each micro-LED of the first set of micro-LEDs and the second set of micro-LEDs may be equal to or less than a half of a pitch of the array of semiconductor structures. A cross-section of each semiconductor structure of the array of semiconductor structures may be characterized by a hexagonal shape.
In one example of the light source, the active layers of the first set of micro-LEDs may include a first InGaN quantum well layer, the active layers of the second set of micro-LEDs may include a second InGaN quantum well layer, and the first InGaN quantum well layer and the second InGaN quantum well layer may have different indium concentrations. In some embodiments, the light source may include a third set of micro-LEDs formed on top surfaces of a third set of semiconductor structures of the array of semiconductor structures, where each micro-LED of the third set of micro-LEDs may include active layers configured to emit light in a third wavelength range, and one of the first wavelength range, the second wavelength range, and the third wavelength range may include red light. In some embodiments, the light source may include an array of micro-lenses on a side of the substrate opposing the array of semiconductor structures, the array of micro-lenses aligned with the array of semiconductor structures.
According to certain embodiments, a method of fabricating a micro-LED device may include forming a first overgrowth mask layer on a substrate, the first overgrowth mask layer including an array of apertures. The method also may include growing, through the array of apertures of the first overgrowth mask layer, an array of semiconductor structures on the substrate, each semiconductor structure of the array of semiconductor structures characterized by a shape of a truncated pyramid. The method also may include depositing a second overgrowth mask layer on the array of semiconductor structures; etching a first set of regions of the second overgrowth mask layer to expose top surfaces of a first set of semiconductor structures of the array of semiconductor structures; growing, on the top surfaces of the first set of semiconductor structures, a first active layer configured to emit light in a first wavelength range; etching a second set of regions of the second overgrowth mask layer to expose top surfaces of a second set of semiconductor structures of the array of semiconductor structures; and growing, on the top surfaces of the second set of semiconductor structures, a second active layer configured to emit light in a second wavelength range. In one example, each semiconductor structure of the array of semiconductor structures may include a doped semiconductor layer, the first active layer may include a first InGaN quantum well layer, the second active layer may include a second InGaN quantum well layer, and the first InGaN quantum well layer and the second InGaN quantum well layer may have different indium concentrations.
In some embodiments, the method may also include etching a third set of regions of the second overgrowth mask layer to expose top surfaces of a third set of semiconductor structures of the array of semiconductor structures; and growing, on the top surfaces of the third set of semiconductor structures, a third active layer configured to emit light in a third wavelength range, where one of the first wavelength range, the second wavelength range, and the third wavelength range may include red light. In some embodiments, the method may also include depositing, before etching the second set of regions of the second overgrowth mask layer, a dielectric layer on the first set of regions of the second overgrowth mask layer, the dielectric layer covering the first active layer. In some embodiments, the method may also include growing a doped semiconductor layer on the first active layer, and forming a passivation layer and a reflective layer on sidewalls of the array of semiconductor structures, the first active layer, and the doped semiconductor layer, where the passivation layer may include a slanted or parabolic outer surface. In some embodiments, the method may also include forming a bonding layer on the doped semiconductor layer, and bonding the bonding layer to a backplane wafer. In some embodiments, the method may also include forming an array of micro-lenses on a side of the substrate opposing the array of semiconductor structures, the array of micro-lenses aligned with the array of semiconductor structures.
According to certain embodiments, a light source may include a substrate and an array of semiconductor structures grown on the substrate. Each semiconductor structure of the array of semiconductor structures may have a shape of a truncated pyramid and may include a first doped semiconductor layer. The light source may also include a first active layer on a first sidewall surface of each semiconductor structure of the array of semiconductor structures, and a second active layer on a second sidewall surface of each semiconductor structure of the array of semiconductor structures. The first active layer may be configured to emit light in a first wavelength range, and the second active layer may be configured to emit light in a second wavelength range.
In some embodiments, the light source may include a third active layer grown on a third sidewall surface of each semiconductor structure of the array of semiconductor structures, where the third active layer may be configured to emit light in a third wavelength range. The first sidewall surface, and the second sidewall surface, and the third sidewall surface of each semiconductor structure of the array of semiconductor structures may not be adjacent to each other, and one of the first wavelength range, the second wavelength range, and the third wavelength range may include red light.
In some embodiments, the light source may include a third active layer grown on a top surface of each semiconductor structure of the array of semiconductor structures. The third active layer may be configured to emit light in a third wavelength range. One of the first wavelength range, the second wavelength range, and the third wavelength range includes red light.
In some embodiments, the light source may include an overgrowth mask layer on the substrate. The array of semiconductor structures may be grown on the substrate through apertures of the overgrowth mask layer.
This summary is neither intended to identify key or essential features of the claimed subject matter, nor is it intended to be used in isolation to determine the scope of the claimed subject matter. The subject matter should be understood by reference to appropriate portions of the entire specification of this disclosure, any or all drawings, and each claim. The foregoing, together with other features and examples, will be described in more detail below in the following specification, claims, and accompanying drawings.
Illustrative embodiments are described in detail below with reference to the following figures.
In the appended figures, similar components and/or features may have the same reference label. Further, various components of the same type may be distinguished by following the reference label by a dash and a second label that distinguishes among the similar components. If only the first reference label is used in the specification, the description is applicable to any one of the similar components having the same first reference label irrespective of the second reference label.
This disclosure relates generally to micro-light emitting diode (micro-LED) devices. More specifically, and without limitation, techniques disclosed herein relate to micro-LED devices including multi-color micro-LEDs on a same die for micro-displays. Various inventive embodiments are described herein, including devices, systems, methods, structures, materials, processes, and the like.
Augmented reality (AR) and virtual reality (VR) applications may use near-eye displays that include tiny monochrome light emitters, such as mini- or micro-LEDs. In light emitting diodes (LEDs), photons may be generated through the recombination of electrons and holes within an active region (e.g., including one or more semiconductor layers that may form one or more quantum wells). For micro-LEDs fabricated by epitaxial layer growth and micro-LED singulation through etching, the efficiencies of the micro-LEDs may be low due to, for example, high defect densities at the micro-LED mesa sidewalls caused by the abrupt ending of the lattice structure, chemical contamination, and/or structural damages (e.g., due to dry etch). For example, in plasma etching, high-energy ions (e.g., Ar+, Cl2+, Cl+, or HF+) may be used to bombard the exposed surfaces of semiconductor epitaxial layers. Due to the bombardment by high-energy particles, the surfaces created by the etching may be highly damaged, where the damages may include alterations to the crystal structure or other modifications to the surfaces. The damages may extend into the interior of the mesa structure, such as about 50 nm to about 500 nm below the surfaces formed by the etching. Therefore, the active region in proximity to the sidewalls of a mesa structure may have a high density of defects, such as lattice dislocations, dangling bonds, pores, grain boundaries, vacancies, surface oxides, surfaces modifications by plasma atoms, interstitial defects, substitutional defects, inclusion of precipitates, and the like. The defects may introduce energy states having deep or shallow energy levels in the bandgap. Carriers may be trapped by these energy states until they recombine non-radiatively. Therefore, the active region in proximity to the mesa sidewalls may have a higher rate of nonradiative recombination, which may reduce the efficiency of the micro-LED. Due to the small size of the mesa structure of a micro-LED (e.g., with a width less than about 10 μm, less than about 5 μm, less than about 3 μm, or less than about 2 μm), a large proportion of the injected carriers may diffuse to regions near the mesa sidewalls and may be subjected to the higher non-radiative recombination rate. This may cause the efficiency of the micro-LED to decrease (in particular, at low current injection), cause the peak efficiency of the micro-LED to decrease, and/or cause the peak efficiency operating current to increase.
In addition, it is desirable that the micro-LEDs on a same die can emit light of different colors, where each pixel may include one or more micro-LEDs configured to emit red, green, and blue light of desired intensities, such that color images may be displayed by the micro-LEDs on a die. It can be difficult to fabricate micro-LEDs that can emit light of different colors on a same die by epitaxial layer growth and micro-LED singulation through etching.
According to certain embodiments, a monolithic micro-LED device with multi-color micro-LEDs on a same wafer or die may be fabricated using multiple epitaxial overgrowth processes that do not involve etching the overgrown epitaxial layers, where epitaxial layers for micro-LEDs of different colors may be grown in different overgrowth processes. The monolithic micro-LED device may include an array of color pixels, where each pixel may include multiple active regions configured to emit light of different colors. The multiple active regions may be grown on adjacent semiconductor structures grown on a substrate through a mask layer, or may be grown on different facets of a same semiconductor structure. Because the active regions are epitaxially grown, rather than etched, the active regions may have lower defect densities at the sidewalls such that non-radiative recombination at the sidewalls of the active regions may be reduced and the efficiencies of the micro-LEDs may be improved.
In one example, a method of fabricating a monolithic micro-LED device with multi-color micro-LEDs may include forming a first overgrowth mask layer that includes an array of apertures on a substrate; growing, through the array of apertures of the first overgrowth mask layer, an array of semiconductor structures on the substrate, each semiconductor structure of the array of semiconductor structures characterized by a shape of a truncated pyramid; depositing a second overgrowth mask layer on the array of semiconductor structures; etching a first set of regions of the second overgrowth mask layer to expose top surfaces of a first set of semiconductor structures of the array of semiconductor structures; growing, on the top surfaces of the first set of semiconductor structures, a first active layer configured to emit light in a first wavelength range (e.g., blue light around 450 nm); etching a second set of regions of the second overgrowth mask layer to expose top surfaces of a second set of semiconductor structures of the array of semiconductor structures; growing, on the top surfaces of the second set of semiconductor structures, a second active layer configured to emit light in a second wavelength range (e.g., green light around 540 nm); etching a third set of regions of the second overgrowth mask layer to expose top surfaces of a third set of semiconductor structures of the array of semiconductor structures; and growing, on the top surfaces of the third set of semiconductor structures, a third active layer configured to emit light in a third wavelength range (e.g., red light around 630 nm). The first active layer, the second active layer, and the third active layer may include, for example, InGaN with different indium concentrations.
In another example, a method of fabricating a monolithic micro-LED device with multi-color micro-LEDs may include forming a first overgrowth mask layer on a substrate; growing, through the first overgrowth mask layer, an array of semiconductor structures on the substrate, each semiconductor structure characterized by a shape of a truncated pyramid and including a first doped semiconductor layer (e.g., an n-doped GaN layer); depositing a second overgrowth mask layer on the array of semiconductor structures; etching regions of the second overgrowth mask layer to expose a first sidewall surface of each semiconductor structure of the array of semiconductor structures; growing a first active layer (and a second doped semiconductor layer) on the first sidewall surface of each semiconductor structure of the array of semiconductor structures, the first active layer configured to emit light in a first wavelength range; etching regions of the second overgrowth mask layer to expose a second sidewall surface of each semiconductor structure of the array of semiconductor structures; and growing a second active layer (and a second doped semiconductor layer) on the second sidewall surface of each semiconductor structure of the array of semiconductor structures, the second active layer configured to emit light in a second wavelength range. In some embodiments, the method may include growing a third active layer and a second doped semiconductor layer (e.g., a p-doped GaN layer) on the top surfaces of the array of semiconductor structures, the third active layer configured to emit light in a third wavelength range. In some embodiments, the method may include etching regions of the second overgrowth mask layer to expose a third sidewall surface of each semiconductor structure of the array of semiconductor structures, and growing a third active layer and a second doped semiconductor layer on the third sidewall surface of each semiconductor structure of the array of semiconductor structures, the third active layer configured to emit light in a third wavelength range.
The micro-LEDs described herein may be used in conjunction with various technologies, such as an artificial reality system. An artificial reality system, such as a head-mounted display (HMD) or heads-up display (HUD) system, generally includes a display configured to present artificial images that depict objects in a virtual environment. The display may present virtual objects or combine images of real objects with virtual objects, as in virtual reality (VR), augmented reality (AR), or mixed reality (MR) applications. For example, in an AR system, a user may view both displayed images of virtual objects (e.g., computer-generated images (CGIs)) and the surrounding environment by, for example, seeing through transparent display glasses or lenses (often referred to as optical see-through) or viewing displayed images of the surrounding environment captured by a camera (often referred to as video see-through). In some AR systems, the artificial images may be presented to users using an LED-based display subsystem.
In the following description, for the purposes of explanation, specific details are set forth in order to provide a thorough understanding of examples of the disclosure. However, it will be apparent that various examples may be practiced without these specific details. For example, devices, systems, structures, assemblies, methods, and other components may be shown as components in block diagram form in order not to obscure the examples in unnecessary detail. In other instances, well-known devices, processes, systems, structures, and techniques may be shown without necessary detail in order to avoid obscuring the examples. The figures and description are not intended to be restrictive. The terms and expressions that have been employed in this disclosure are used as terms of description and not of limitation, and there is no intention in the use of such terms and expressions of excluding any equivalents of the features shown and described or portions thereof. The word “example” is used herein to mean “serving as an example, instance, or illustration.” Any embodiment or design described herein as “example” is not necessarily to be construed as preferred or advantageous over other embodiments or designs.
Near-eye display 120 may be a head-mounted display that presents content to a user. Examples of content presented by near-eye display 120 include one or more of images, videos, audio, or any combination thereof. In some embodiments, audio may be presented via an external device (e.g., speakers and/or headphones) that receives audio information from near-eye display 120, console 110, or both, and presents audio data based on the audio information. Near-eye display 120 may include one or more rigid bodies, which may be rigidly or non-rigidly coupled to each other. A rigid coupling between rigid bodies may cause the coupled rigid bodies to act as a single rigid entity. A non-rigid coupling between rigid bodies may allow the rigid bodies to move relative to each other. In various embodiments, near-eye display 120 may be implemented in any suitable form-factor, including a pair of glasses. Some embodiments of near-eye display 120 are further described below with respect to
In various embodiments, near-eye display 120 may include one or more of display electronics 122, display optics 124, and an eye-tracking unit 130. In some embodiments, near-eye display 120 may also include one or more locators 126, one or more position sensors 128, and an inertial measurement unit (IMU) 132. Near-eye display 120 may omit any of eye-tracking unit 130, locators 126, position sensors 128, and IMU 132, or include additional elements in various embodiments. Additionally, in some embodiments, near-eye display 120 may include elements combining the function of various elements described in conjunction with
Display electronics 122 may display or facilitate the display of images to the user according to data received from, for example, console 110. In various embodiments, display electronics 122 may include one or more display panels, such as a liquid crystal display (LCD), an organic light emitting diode (OLED) display, an inorganic light emitting diode (LED) display, a micro light emitting diode (μLED) display, an active-matrix OLED display (AMOLED), a transparent OLED display (TOLED), or some other display. For example, in one implementation of near-eye display 120, display electronics 122 may include a front TOLED panel, a rear display panel, and an optical component (e.g., an attenuator, polarizer, or diffractive or spectral film) between the front and rear display panels. Display electronics 122 may include pixels to emit light of a predominant color such as red, green, blue, white, or yellow. In some implementations, display electronics 122 may display a three-dimensional (3D) image through stereoscopic effects produced by two-dimensional panels to create a subjective perception of image depth. For example, display electronics 122 may include a left display and a right display positioned in front of a user's left eye and right eye, respectively. The left and right displays may present copies of an image shifted horizontally relative to each other to create a stereoscopic effect (i.e., a perception of image depth by a user viewing the image).
In certain embodiments, display optics 124 may display image content optically (e.g., using optical waveguides and couplers) or magnify image light received from display electronics 122, correct optical errors associated with the image light, and present the corrected image light to a user of near-eye display 120. In various embodiments, display optics 124 may include one or more optical elements, such as, for example, a substrate, optical waveguides, an aperture, a Fresnel lens, a convex lens, a concave lens, a filter, input/output couplers, or any other suitable optical elements that may affect image light emitted from display electronics 122. Display optics 124 may include a combination of different optical elements as well as mechanical couplings to maintain relative spacing and orientation of the optical elements in the combination. One or more optical elements in display optics 124 may have an optical coating, such as an antireflective coating, a reflective coating, a filtering coating, or a combination of different optical coatings.
Locators 126 may be objects located in specific positions on near-eye display 120 relative to one another and relative to a reference point on near-eye display 120. In some implementations, console 110 may identify locators 126 in images captured by external imaging device 150 to determine the artificial reality headset's position, orientation, or both. A locator 126 may be an LED, a corner cube reflector, a reflective marker, a type of light source that contrasts with an environment in which near-eye display 120 operates, or any combination thereof. In embodiments where locators 126 are active components (e.g., LEDs or other types of light emitting devices).
External imaging device 150 may include one or more cameras, one or more video cameras, any other device capable of capturing images including one or more of locators 126, or any combination thereof. Additionally, external imaging device 150 may include one or more filters (e.g., to increase signal to noise ratio). External imaging device 150 may be configured to detect light emitted or reflected from locators 126 in a field of view of external imaging device 150. In embodiments where locators 126 include passive elements (e.g., retroreflectors), external imaging device 150 may include a light source that illuminates some or all of locators 126, which may retro-reflect the light to the light source in external imaging device 150. Slow calibration data may be communicated from external imaging device 150 to console 110, and external imaging device 150 may receive one or more calibration parameters from console 110 to adjust one or more imaging parameters (e.g., focal length, focus, frame rate, sensor temperature, shutter speed, aperture, etc.).
Position sensors 128 may generate one or more measurement signals in response to motion of near-eye display 120. Examples of position sensors 128 may include accelerometers, gyroscopes, magnetometers, other motion-detecting or error-correcting sensors, or any combination thereof. For example, in some embodiments, position sensors 128 may include multiple accelerometers to measure translational motion (e.g., forward/back, up/down, or left/right) and multiple gyroscopes to measure rotational motion (e.g., pitch, yaw, or roll). In some embodiments, various position sensors may be oriented orthogonally to each other.
IMU 132 may be an electronic device that generates fast calibration data based on measurement signals received from one or more of position sensors 128. Position sensors 128 may be located external to IMU 132, internal to IMU 132, or any combination thereof. Based on the one or more measurement signals from one or more position sensors 128, IMU 132 may generate fast calibration data indicating an estimated position of near-eye display 120 relative to an initial position of near-eye display 120.
Eye-tracking unit 130 may include one or more eye-tracking systems. Eye tracking may refer to determining an eye's position, including orientation and location of the eye, relative to near-eye display 120. An eye-tracking system may include an imaging system to image one or more eyes and may optionally include a light emitter, which may generate light that is directed to an eye such that light reflected by the eye may be captured by the imaging system. Near-eye display 120 may use the orientation of the eye to, e.g., determine an inter-pupillary distance (IPD) of the user, determine gaze direction, introduce depth cues (e.g., blur image outside of the user's main line of sight), collect heuristics on the user interaction in the VR media (e.g., time spent on any particular subject, object, or frame as a function of exposed stimuli), some other functions that are based in part on the orientation of at least one of the user's eyes, or any combination thereof.
Input/output interface 140 may be a device that allows a user to send action requests to console 110. An action request may be a request to perform a particular action. For example, an action request may be to start or to end an application or to perform a particular action within the application. Input/output interface 140 may include one or more input devices. Example input devices may include a keyboard, a mouse, a game controller, a glove, a button, a touch screen, or any other suitable device for receiving action requests and communicating the received action requests to console 110. An action request received by the input/output interface 140 may be communicated to console 110, which may perform an action corresponding to the requested action. In some embodiments, input/output interface 140 may provide haptic feedback to the user in accordance with instructions received from console 110. In some embodiments, external imaging device 150 may be used to track input/output interface 140, such as tracking the location or position of a controller (which may include, for example, an IR light source) or a hand of the user to determine the motion of the user. In some embodiments, near-eye display 120 may include one or more imaging devices to track input/output interface 140, such as tracking the location or position of a controller or a hand of the user to determine the motion of the user.
Console 110 may provide content to near-eye display 120 for presentation to the user in accordance with information received from one or more of external imaging device 150, near-eye display 120, and input/output interface 140. In the example shown in
In some embodiments, console 110 may include a processor and a non-transitory computer-readable storage medium storing instructions executable by the processor. The processor may include multiple processing units executing instructions in parallel. The non-transitory computer-readable storage medium may be any memory, such as a hard disk drive, a removable memory, or a solid-state drive (e.g., flash memory or dynamic random access memory (DRAM)). In various embodiments, the modules of console 110 described in conjunction with
Application store 112 may store one or more applications for execution by console 110. An application may include a group of instructions that, when executed by a processor, generates content for presentation to the user. Content generated by an application may be in response to inputs received from the user via movement of the user's eyes or inputs received from the input/output interface 140. Examples of the applications may include gaming applications, conferencing applications, video playback application, or other suitable applications.
Headset tracking module 114 may track movements of near-eye display 120 using slow calibration information from external imaging device 150. For example, headset tracking module 114 may determine positions of a reference point of near-eye display 120 using observed locators from the slow calibration information and a model of near-eye display 120. Headset tracking module 114 may also determine positions of a reference point of near-eye display 120 using position information from the fast calibration information. Additionally, in some embodiments, headset tracking module 114 may use portions of the fast calibration information, the slow calibration information, or any combination thereof, to predict a future location of near-eye display 120. Headset tracking module 114 may provide the estimated or predicted future position of near-eye display 120 to artificial reality engine 116.
Artificial reality engine 116 may execute applications within artificial reality system environment 100 and receive position information of near-eye display 120, acceleration information of near-eye display 120, velocity information of near-eye display 120, predicted future positions of near-eye display 120, or any combination thereof from headset tracking module 114. Artificial reality engine 116 may also receive estimated eye position and orientation information from eye-tracking module 118. Based on the received information, artificial reality engine 116 may determine content to provide to near-eye display 120 for presentation to the user. Artificial reality engine 116 may perform an action within an application executing on console 110 in response to an action request received from input/output interface 140, and provide feedback to the user indicating that the action has been performed. The feedback may be visual or audible feedback via near-eye display 120 or haptic feedback via input/output interface 140.
Eye-tracking module 118 may receive eye-tracking data from eye-tracking unit 130 and determine the position of the user's eye based on the eye tracking data. The position of the eye may include an eye's orientation, location, or both relative to near-eye display 120 or any element thereof. Because the eye's axes of rotation change as a function of the eye's location in its socket, determining the eye's location in its socket may allow eye-tracking module 118 to determine the eye's orientation more accurately.
HMD device 200 may present to a user media including virtual and/or augmented views of a physical, real-world environment with computer-generated elements. Examples of the media presented by HMD device 200 may include images (e.g., two-dimensional (2D) or three-dimensional (3D) images), videos (e.g., 2D or 3D videos), audio, or any combination thereof. The images and videos may be presented to each eye of the user by one or more display assemblies (not shown in
In some implementations, HMD device 200 may include various sensors (not shown), such as depth sensors, motion sensors, position sensors, and eye tracking sensors. Some of these sensors may use a structured light pattern for sensing. In some implementations, HMD device 200 may include an input/output interface for communicating with a console. In some implementations, HMD device 200 may include a virtual reality engine (not shown) that can execute applications within HMD device 200 and receive depth information, position information, acceleration information, velocity information, predicted future positions, or any combination thereof of HMD device 200 from the various sensors. In some implementations, the information received by the virtual reality engine may be used for producing a signal (e.g., display instructions) to the one or more display assemblies. In some implementations, HMD device 200 may include locators (not shown, such as locators 126) located in fixed positions on body 220 relative to one another and relative to a reference point. Each of the locators may emit light that is detectable by an external imaging device.
Near-eye display 300 may further include various sensors 350a, 350b, 350c, 350d, and 350e on or within frame 305. In some embodiments, sensors 350a-350e may include one or more depth sensors, motion sensors, position sensors, inertial sensors, or ambient light sensors. In some embodiments, sensors 350a-350e may include one or more image sensors configured to generate image data representing different fields of views in different directions. In some embodiments, sensors 350a-350e may be used as input devices to control or influence the displayed content of near-eye display 300, and/or to provide an interactive VR/AR/MR experience to a user of near-eye display 300. In some embodiments, sensors 350a-350e may also be used for stereoscopic imaging.
In some embodiments, near-eye display 300 may further include one or more illuminators 330 to project light into the physical environment. The projected light may be associated with different frequency bands (e.g., visible light, infra-red light, ultra-violet light, etc.), and may serve various purposes. For example, illuminator(s) 330 may project light in a dark environment (or in an environment with low intensity of infra-red light, ultra-violet light, etc.) to assist sensors 350a-350e in capturing images of different objects within the dark environment. In some embodiments, illuminator(s) 330 may be used to project certain light patterns onto the objects within the environment. In some embodiments, illuminator(s) 330 may be used as locators, such as locators 126 described above with respect to
In some embodiments, near-eye display 300 may also include a high-resolution camera 340. Camera 340 may capture images of the physical environment in the field of view. The captured images may be processed, for example, by a virtual reality engine (e.g., artificial reality engine 116 of
Combiner 415 may include an input coupler 430 for coupling light from projector 410 into a substrate 420 of combiner 415. Combiner 415 may transmit at least 50% of light in a first wavelength range and reflect at least 25% of light in a second wavelength range. For example, the first wavelength range may be visible light from about 400 nm to about 650 nm, and the second wavelength range may be in the infrared band, for example, from about 800 nm to about 1000 nm. Input coupler 430 may include a volume holographic grating, a diffractive optical element (DOE) (e.g., a surface-relief grating), a slanted surface of substrate 420, or a refractive coupler (e.g., a wedge or a prism). For example, input coupler 430 may include a reflective volume Bragg grating or a transmissive volume Bragg grating. Input coupler 430 may have a coupling efficiency of greater than 30%, 50%, 75%, 90%, or higher for visible light. Light coupled into substrate 420 may propagate within substrate 420 through, for example, total internal reflection (TIR). Substrate 420 may be in the form of a lens of a pair of eyeglasses. Substrate 420 may have a flat or a curved surface, and may include one or more types of dielectric materials, such as glass, quartz, plastic, polymer, poly(methyl methacrylate) (PMMA), crystal, or ceramic. A thickness of the substrate may range from, for example, less than about 1 mm to about 10 mm or more. Substrate 420 may be transparent to visible light.
Substrate 420 may include or may be coupled to a plurality of output couplers 440, each configured to extract at least a portion of the light guided by and propagating within substrate 420 from substrate 420, and direct extracted light 460 to an eyebox 495 where an eye 490 of the user of augmented reality system 400 may be located when augmented reality system 400 is in use. The plurality of output couplers 440 may replicate the exit pupil to increase the size of eyebox 495 such that the displayed image is visible in a larger area. As input coupler 430, output couplers 440 may include grating couplers (e.g., volume holographic gratings or surface-relief gratings), other diffraction optical elements (DOEs), prisms, etc. For example, output couplers 440 may include reflective volume Bragg gratings or transmissive volume Bragg gratings. Output couplers 440 may have different coupling (e.g., diffraction) efficiencies at different locations. Substrate 420 may also allow light 450 from the environment in front of combiner 415 to pass through with little or no loss. Output couplers 440 may also allow light 450 to pass through with little loss. For example, in some implementations, output couplers 440 may have a very low diffraction efficiency for light 450 such that light 450 may be refracted or otherwise pass through output couplers 440 with little loss, and thus may have a higher intensity than extracted light 460. In some implementations, output couplers 440 may have a high diffraction efficiency for light 450 and may diffract light 450 in certain desired directions (i.e., diffraction angles) with little loss. As a result, the user may be able to view combined images of the environment in front of combiner 415 and images of virtual objects projected by projector 410.
Before reaching waveguide display 530, the light emitted by light source 510 may be conditioned by projection optics 520, which may include a lens array. Projection optics 520 may collimate or focus the light emitted by light source 510 to waveguide display 530, which may include a coupler 532 for coupling the light emitted by light source 510 into waveguide display 530. The light coupled into waveguide display 530 may propagate within waveguide display 530 through, for example, total internal reflection as described above with respect to
Before reaching scanning mirror 570, the light emitted by light source 540 may be conditioned by various optical devices, such as collimating lenses or a freeform optical element 560. Freeform optical element 560 may include, for example, a multi-facet prism or another light folding element that may direct the light emitted by light source 540 towards scanning mirror 570, such as changing the propagation direction of the light emitted by light source 540 by, for example, about 900 or larger. In some embodiments, freeform optical element 560 may be rotatable to scan the light. Scanning mirror 570 and/or freeform optical element 560 may reflect and project the light emitted by light source 540 to waveguide display 580, which may include a coupler 582 for coupling the light emitted by light source 540 into waveguide display 580. The light coupled into waveguide display 580 may propagate within waveguide display 580 through, for example, total internal reflection as described above with respect to
Scanning mirror 570 may include a microelectromechanical system (MEMS) mirror or any other suitable mirrors. Scanning mirror 570 may rotate to scan in one or two dimensions. As scanning mirror 570 rotates, the light emitted by light source 540 may be directed to a different area of waveguide display 580 such that a full display image may be projected onto waveguide display 580 and directed to user's eye 590 by waveguide display 580 in each scanning cycle. For example, in embodiments where light source 540 includes light emitters for all pixels in one or more rows or columns, scanning mirror 570 may be rotated in the column or row direction (e.g., x or y direction) to scan an image. In embodiments where light source 540 includes light emitters for some but not all pixels in one or more rows or columns, scanning mirror 570 may be rotated in both the row and column directions (e.g., both x and y directions) to project a display image (e.g., using a raster-type scanning pattern).
NED device 550 may operate in predefined display periods. A display period (e.g., display cycle) may refer to a duration of time in which a full image is scanned or projected. For example, a display period may be a reciprocal of the desired frame rate. In NED device 550 that includes scanning mirror 570, the display period may also be referred to as a scanning period or scanning cycle. The light generation by light source 540 may be synchronized with the rotation of scanning mirror 570. For example, each scanning cycle may include multiple scanning steps, where light source 540 may generate a different light pattern in each respective scanning step.
In each scanning cycle, as scanning mirror 570 rotates, a display image may be projected onto waveguide display 580 and user's eye 590. The actual color value and light intensity (e.g., brightness) of a given pixel location of the display image may be an average of the light beams of the three colors (e.g., red, green, and blue) illuminating the pixel location during the scanning period. After completing a scanning period, scanning mirror 570 may revert back to the initial position to project light for the first few rows of the next display image or may rotate in a reverse direction or scan pattern to project light for the next display image, where a new set of driving signals may be fed to light source 540. The same process may be repeated as scanning mirror 570 rotates in each scanning cycle. As such, different images may be projected to user's eye 590 in different scanning cycles.
As described above, light source 642 may include a plurality of light emitters arranged in an array or a matrix. Each light emitter may emit monochromatic light, such as red light, blue light, green light, infra-red light, and the like. While RGB colors are often discussed in this disclosure, embodiments described herein are not limited to using red, green, and blue as primary colors. Other colors can also be used as the primary colors of near-eye display system 600. In some embodiments, a display panel in accordance with an embodiment may use more than three primary colors. Each pixel in light source 642 may include three subpixels that include a red micro-LED, a green micro-LED, and a blue micro-LED. A semiconductor LED generally includes an active light emitting layer within multiple layers of semiconductor materials. The multiple layers of semiconductor materials may include different compound materials or a same base material with different dopants and/or different doping densities. For example, the multiple layers of semiconductor materials may include an n-type material layer, an active region that may include hetero-structures (e.g., one or more quantum wells), and a p-type material layer. The multiple layers of semiconductor materials may be grown on a surface of a substrate having a certain orientation. In some embodiments, to increase light extraction efficiency, a mesa that includes at least some of the layers of semiconductor materials may be formed.
Controller 620 may control the image rendering operations of image source assembly 610, such as the operations of light source 642 and/or projector 650. For example, controller 620 may determine instructions for image source assembly 610 to render one or more display images. The instructions may include display instructions and scanning instructions. In some embodiments, the display instructions may include an image file (e.g., a bitmap file). The display instructions may be received from, for example, a console, such as console 110 described above with respect to
In some embodiments, controller 620 may be a graphics processing unit (GPU) of a display device. In other embodiments, controller 620 may be other kinds of processors. The operations performed by controller 620 may include taking content for display and dividing the content into discrete sections. Controller 620 may provide to light source 642 scanning instructions that include an address corresponding to an individual source element of light source 642 and/or an electrical bias applied to the individual source element. Controller 620 may instruct light source 642 to sequentially present the discrete sections using light emitters corresponding to one or more rows of pixels in an image ultimately displayed to the user. Controller 620 may also instruct projector 650 to perform different adjustments of the light. For example, controller 620 may control projector 650 to scan the discrete sections to different areas of a coupling element of the waveguide display (e.g., waveguide display 580) as described above with respect to
Image processor 630 may be a general-purpose processor and/or one or more application-specific circuits that are dedicated to performing the features described herein. In one embodiment, a general-purpose processor may be coupled to a memory to execute software instructions that cause the processor to perform certain processes described herein. In another embodiment, image processor 630 may be one or more circuits that are dedicated to performing certain features. While image processor 630 in
In the example shown in
Projector 650 may perform a set of optical functions, such as focusing, combining, conditioning, or scanning the image light generated by light source 642. In some embodiments, projector 650 may include a combining assembly, a light conditioning assembly, or a scanning mirror assembly. Projector 650 may include one or more optical components that optically adjust and potentially re-direct the light from light source 642. One example of the adjustment of light may include conditioning the light, such as expanding, collimating, correcting for one or more optical errors (e.g., field curvature, chromatic aberration, etc.), some other adjustments of the light, or any combination thereof. The optical components of projector 650 may include, for example, lenses, mirrors, apertures, gratings, or any combination thereof.
Projector 650 may redirect image light via its one or more reflective and/or refractive portions so that the image light is projected at certain orientations toward the waveguide display. The location where the image light is redirected toward the waveguide display may depend on specific orientations of the one or more reflective and/or refractive portions. In some embodiments, projector 650 includes a single scanning mirror that scans in at least two dimensions. In other embodiments, projector 650 may include a plurality of scanning mirrors that each scan in directions orthogonal to each other. Projector 650 may perform a raster scan (horizontally or vertically), a bi-resonant scan, or any combination thereof. In some embodiments, projector 650 may perform a controlled vibration along the horizontal and/or vertical directions with a specific frequency of oscillation to scan along two dimensions and generate a two-dimensional projected image of the media presented to user's eyes. In other embodiments, projector 650 may include a lens or prism that may serve similar or the same function as one or more scanning mirrors. In some embodiments, image source assembly 610 may not include a projector, where the light emitted by light source 642 may be directly incident on the waveguide display.
In the example shown in
In some embodiments, an electron-blocking layer (EBL) (not shown in
To make contact with semiconductor layer 720 (e.g., an n-GaN layer) and to more efficiently extract light emitted by active layer 730 from LED 700, the semiconductor material layers (including heavily-doped semiconductor layer 750, semiconductor layer 740, active layer 730, and semiconductor layer 720) may be etched to expose semiconductor layer 720 and to form a mesa structure that includes layers 720-760. The mesa structure may confine the carriers within the device. Etching the mesa structure may lead to the formation of mesa sidewalls 732 that may be orthogonal to the growth planes. A passivation layer 770 may be formed on mesa sidewalls 732 of the mesa structure. Passivation layer 770 may include an oxide layer, such as a SiO2 layer, and may act as a reflector to reflect emitted light out of LED 700. A contact layer 780, which may include a metal layer, such as Al, Au, Ni, Ti, or any combination thereof, may be formed on semiconductor layer 720 and may act as an electrode of LED 700. In addition, another contact layer 790, such as an Al/Ni/Au metal layer, may be formed on conductive layer 760 and may act as another electrode of LED 700.
When a voltage signal is applied to contact layers 780 and 790, electrons and holes may recombine in active layer 730, where the recombination of electrons and holes may cause photon emission. The wavelength and energy of the emitted photons may depend on the energy bandgap between the valence band and the conduction band in active layer 730. For example, InGaN active layers may emit green or blue light, AlGaN active layers may emit blue to ultraviolet light, while AlInGaP active layers may emit red, orange, yellow, or green light. The emitted photons may be reflected by passivation layer 770 and may exit LED 700 from the top (e.g., conductive layer 760 and contact layer 790) or bottom (e.g., substrate 710).
In some embodiments, LED 700 may include one or more other components, such as a lens, on the light emission surface, such as substrate 710, to focus or collimate the emitted light or couple the emitted light into a waveguide. In some embodiments, an LED may include a mesa of another shape, such as planar, conical, semi-parabolic, or parabolic, and a base area of the mesa may be circular, rectangular, hexagonal, or triangular. For example, the LED may include a mesa of a curved shape (e.g., paraboloid shape) and/or a non-curved shape (e.g., conic shape). The mesa may be truncated or non-truncated.
Semiconductor layer 725 may include a III-V material, such as GaN, and may be p-doped (e.g., with Mg, Ca, Zn, or Be) or n-doped (e.g., with Si or Ge). One or more active layer 735 may be grown on semiconductor layer 725. Active layer 735 may include III-V materials, such as one or more InGaN layers, one or more AlInGaP layers, and/or one or more GaN layers, which may form one or more heterostructures, such as one or more quantum wells. A semiconductor layer 745 may be grown on active layer 735. Semiconductor layer 745 may include a III-V material, such as GaN, and may be p-doped (e.g., with Mg, Ca, Zn, or Be) or n-doped (e.g., with Si or Ge). One of semiconductor layer 725 and semiconductor layer 745 may be a p-type layer and the other one may be an n-type layer.
To make contact with semiconductor layer 725 (e.g., an n-type GaN layer) and to more efficiently extract light emitted by active layer 735 from LED 705, the semiconductor layers may be etched to expose semiconductor layer 725 and to form a mesa structure that includes layers 725-745. The mesa structure may confine carriers within the injection area of the device. Etching the mesa structure may lead to the formation of mesa side walls (also referred to herein as facets) that may be non-parallel with, or in some cases, orthogonal, to the growth planes associated with crystalline growth of layers 725-745.
As shown in
Electrical contact 765 and electrical contact 785 may be formed on semiconductor layer 745 and semiconductor layer 725, respectively, to act as electrodes. Electrical contact 765 and electrical contact 785 may each include a conductive material, such as Al, Au, Pt, Ag, Ni, Ti, Cu, or any combination thereof (e.g., Ag/Pt/Au or Al/Ni/Au), and may act as the electrodes of LED 705. In the example shown in
When a voltage signal is applied across electrical contacts 765 and 785, electrons and holes may recombine in active layer 735. The recombination of electrons and holes may cause photon emission, thus producing light. The wavelength and energy of the emitted photons may depend on the energy bandgap between the valence band and the conduction band in active layer 735. For example, InGaN active layers may emit green or blue light, while AlInGaP active layers may emit red, orange, yellow, or green light. The emitted photons may propagate in many different directions, and may be reflected by the mesa reflector and/or the back reflector and may exit LED 705, for example, from the bottom side (e.g., substrate 715) shown in
One or two-dimensional arrays of the LEDs described above may be manufactured on a wafer to form light sources (e.g., light source 642). Drive circuits (e.g., drive circuit 644) may be fabricated, for example, on a silicon wafer using CMOS processes. The LEDs and the drive circuits on wafers may be diced and then bonded together, or may be bonded on the wafer level and then diced. Various bonding techniques can be used for bonding the LEDs and the drive circuits, such as adhesive bonding, metal-to-metal bonding, metal oxide bonding, wafer-to-wafer bonding, die-to-wafer bonding, hybrid bonding, and the like.
In some embodiments where the two bonded wafers include materials having different coefficients of thermal expansion (CTEs), the dielectric materials bonded at room temperature may help to reduce or prevent misalignment of the contact pads caused by the different thermal expansions. In some embodiments, to further reduce or avoid the misalignment of the contact pads at a high temperature during annealing, trenches may be formed between micro-LEDs, between groups of micro-LEDs, through part or all of the substrate, or the like, before bonding.
After the micro-LEDs are bonded to the drive circuits, the substrate on which the micro-LEDs are fabricated may be thinned or removed, and various secondary optical components may be fabricated on the light emitting surfaces of the micro-LEDs to, for example, extract, collimate, and redirect the light emitted from the active regions of the micro-LEDs. In one example, micro-lenses may be formed on the micro-LEDs, where each micro-lens may correspond to a respective micro-LED and may help to improve the light extraction efficiency and collimate the light emitted by the micro-LED. In some embodiments, the secondary optical components may be fabricated in the substrate or the n-type layer of the micro-LEDs. In some embodiments, the secondary optical components may be fabricated in a dielectric layer deposited on the n-type side of the micro-LEDs. Examples of the secondary optical components may include a lens, a grating, an antireflection (AR) coating, a prism, a photonic crystal, or the like.
The substrate (not shown) of the LED chip or wafer may be thinned or may be removed to expose the n-type layer 950 of micro-LEDs 970. Various secondary optical components, such as a spherical micro-lens 982, a grating 984, a micro-lens 986, an antireflection layer 988, and the like, may be formed in or on top of n-type layer 950. For example, spherical micro-lens arrays may be etched in the semiconductor materials of micro-LEDs 970 using a gray-scale mask and a photoresist with a linear response to exposure light, or using an etch mask formed by thermal reflowing of a patterned photoresist layer. The secondary optical components may also be etched in a dielectric layer deposited on n-type layer 950 using similar photolithographic techniques or other techniques. For example, micro-lens arrays may be formed in a polymer layer through thermal reflowing of the polymer layer that is patterned using a binary mask. The micro-lens arrays in the polymer layer may be used as the secondary optical components or may be used as the etch mask for transferring the profiles of the micro-lens arrays into a dielectric layer or a semiconductor layer. The dielectric layer may include, for example, SiCN, SiO2, SiN, Al2O3, HfO2, ZrO2, Ta2O5, or the like. In some embodiments, a micro-LED 970 may have multiple corresponding secondary optical components, such as a micro-lens and an antireflection coating, a micro-lens etched in the semiconductor material and a micro-lens etched in a dielectric material layer, a micro-lens and a grating, a spherical lens and an aspherical lens, and the like. Three different secondary optical components are illustrated in
A wafer 1003 may include a base layer 1009 having passive or active integrated circuits (e.g., drive circuits 1011) fabricated thereon. Base layer 1009 may include, for example, a silicon wafer. Drive circuits 1011 may be used to control the operations of LEDs 1007. For example, the drive circuit for each LED 1007 may include a 2T1C pixel structure that has two transistors and one capacitor. Wafer 1003 may also include a bonding layer 1013. Bonding layer 1013 may include various materials, such as a metal, an oxide, a dielectric, CuSn, AuTi, and the like. In some embodiments, a patterned layer 1015 may be formed on a surface of bonding layer 1013, where patterned layer 1015 may include a metallic grid made of a conductive material, such as Cu, Ag, Au, Al, or the like.
LED array 1001 may be bonded to wafer 1003 via bonding layer 1013 or patterned layer 1015. For example, patterned layer 1015 may include metal pads or bumps made of various materials, such as CuSn, AuSn, or nanoporous Au, that may be used to align LEDs 1007 of LED array 1001 with corresponding drive circuits 1011 on wafer 1003. In one example, LED array 1001 may be brought toward wafer 1003 until LEDs 1007 come into contact with respective metal pads or bumps corresponding to drive circuits 1011. Some or all of LEDs 1007 may be aligned with drive circuits 1011, and may then be bonded to wafer 1003 via patterned layer 1015 by various bonding techniques, such as metal-to-metal bonding. After LEDs 1007 have been bonded to wafer 1003, carrier substrate 1005 may be removed from LEDs 1007.
For high-resolution micro-LED display panel, due to the small pitches of the micro-LED array and the small dimensions of individual micro-LEDs, it can be challenging to electrically connect the drive circuits to the electrodes of the LEDs. For example, in the face-to-face bonding techniques describe above, it is difficult to precisely align the bonding pads on the micro-LED devices with the bonding pads on the drive circuits and form reliable bonding at the interfaces that may include both dielectric materials (e.g., SiO2, SiN, or SiCN) and metal (e.g., Cu, Au, or Al) bonding pads. In particular, when the pitch of the micro-LED device is about 2 or 3 microns or lower, the bonding pads may have a linear dimension less than about 1 μm in order to avoid shorting to adjacent micro-LEDs and to improve bonding strength for the dielectric bonding. However, small bonding pads may be less tolerant to misalignments between the bonding pads, which may reduce the metal bonding area, increase the contact resistance (or may even be an open circuit), and/or cause diffusion of metals to the dielectric materials and the semiconductor materials. Thus, precise alignment of the bonding pads on surfaces of the micro-LED arrays and bonding pads on surfaces of CMOS backplane may be needed in the conventional processes. However, the accuracy of die-to-wafer or wafer-to-wafer bonding alignment using state-of-art equipment may be on the order of about 0.5 μm or about 1 μm, which may not be adequate for bonding the small-pitch micro-LED arrays (e.g., with a linear dimension of the bonding pads on the order of 1 μm or shorter) to CMOS drive circuits.
In some implementations, to avoid precise alignment for the bonding, a micro-LED wafer may be bonded to a CMOS backplane after the epitaxial layer growth and before the formation of individual micro-LED on the micro-LED wafer, where the micro-LED wafer and the CMOS backplane may be bonded through metal-to-metal bonding of two solid metal bonding layers on the two wafers. No alignment would be needed to bond the solid contiguous metal bonding layers. After the bonding, the epitaxial layers on the micro-LED wafer and the metal bonding layers may be etched to form individual micro-LEDs. The etching process may have much higher alignment accuracy and thus may form individual micro-LEDs that align with the underlying pixel drive circuits.
In some embodiments, first wafer 1002 may also include a bonding layer. Bonding layer 1012 may include various materials, such as a metal, an oxide, a dielectric, CuSn, AuTi, or the like. In one example, bonding layer 1012 may include p-contacts and/or n-contacts (not shown). In some embodiments, other layers may also be included on first wafer 1002, such as a buffer layer between substrate 1004 and first semiconductor layer 1006. The buffer layer may include various materials, such as polycrystalline GaN or AlN. In some embodiments, a contact layer may be between second semiconductor layer 1010 and bonding layer 1012. The contact layer may include any suitable material for providing an electrical contact to second semiconductor layer 1010 and/or first semiconductor layer 1006.
First wafer 1002 may be bonded to wafer 1003 that includes drive circuits 1011 and bonding layer 1013 as described above, via bonding layer 1013 and/or bonding layer 1012. Bonding layer 1012 and bonding layer 1013 may be made of the same material or different materials. Bonding layer 1013 and bonding layer 1012 may be substantially flat. First wafer 1002 may be bonded to wafer 1003 by various methods, such as metal-to-metal bonding, eutectic bonding, metal oxide bonding, anodic bonding, thermo-compression bonding, ultraviolet (UV) bonding, and/or fusion bonding.
As shown in
In the epitaxial growth processes, dopants (e.g., Mg) used to dope the p-type semiconductor layer (e.g., Mg-doped GaN layer) may remain in the reactor and/or on the epitaxial surface after the introduction of Mg precursors into the reactor. For example, the source for Mg doping (e.g., bis(cyclopentadienyl) magnesium (Cp2Mg)) may be adsorbed onto reactor lines and walls and may be released in the gas phase in subsequent processes. A surface riding effect can also contribute to the residual Mg due to a Mg-rich layer formed on the surface of the p-GaN layer. Thus, if the quantum-well layers are grown on the Mg-rich p-GaN layer after the growth of the p-GaN layer with Mg dopants, the quantum-well layers may be contaminated with Mg dopants even after the Mg source is turned off, which may be referred to as the Mg-memory effect and may manifest as a slow decay tail of Mg into subsequent epitaxial layers. Mg can contaminate the MQW layers to form non-radiative recombination centers caused by, for example, Mg-related point defects, Mg interstitials, or Mg-related complexes.
In addition, for p-type GaN layers formed using, for example, MOCVD, the dopants (e.g., Mg) may be passivated due to the incorporation of atomic hydrogen (which exists in the form of H+) during growth and the formation of Mg—H complexes. Therefore, a post-growth activation of the dopants is generally performed to release mobile holes. The activation of the dopants in the p-GaN layer may include breaking the Mg—H bonds and driving the H+ out of the p-GaN layer at elevated temperatures (e.g., above 700° C.) to activate the Mg dopants. Insufficient activation of the Mg dopants in the p-GaN layer may lead to an open circuit, a poor performance, or a premature punch-through breakdown of the LED device. If p-type GaN layer is grown before the growth of the active region and the n-type layer, to drive out hydrogen, positively charged H+ ions need to diffuse across the p-n junction and through the n-GaN layer that is exposed. However, because of the depletion field in the p-n junction (with a direction from the n-type layer to the p-type layer), positively charged H+ ions may not be able to diffuse from the p-type layer to the n-type layer across the p-n junction. Furthermore, hydrogen may have a much higher diffusion barrier and thus a much lower diffusivity in n-type GaN compared with in p-type GaN. Thus, the hydrogen ions may not diffuse through the n-type layer to the exposed top surface of the n-type layer. Moreover, the activation may not be performed right after the p-doping and before the growth of the active region either, because the subsequent growth may be performed in the presence of high pressure ammonia (NH3) in order to avoid decomposition of GaN at the high growth temperatures, and thus a semiconductor layer (e.g., the p-type semiconductor layer) that was activated may be re-passivated due to the presence of ammonia.
Therefore, in general, during the growth of the epitaxial layers, n-type semiconductor layer 1114 may be grown first. P-type semiconductor layer 1118 may be grown after the growth of active region 1116 to avoid contamination of active region 1116 and facilitate activation of the dopants in the p-type semiconductor layer.
As described above with respect to, for example,
As described above, in semiconductor LEDs, photons are usually generated at a certain internal quantum efficiency through the recombination of electrons and holes within an active region (e.g., one or more semiconductor layers), where the internal quantum efficiency is the proportion of the radiative electron-hole recombination in the active region that emits photons. The generated light may then be extracted from the LEDs in a particular direction or within a particular solid angle. The ratio between the number of emitted photons extracted from an LED and the number of electrons passing through the LED is referred to as the external quantum efficiency, which describes how efficiently the LED converts injected electrons to photons that are extracted from the device. The external quantum efficiency may be proportional to the injection efficiency, the internal quantum efficiency, and the extraction efficiency. The injection efficiency refers to the proportion of electrons passing through the device that are injected into the active region. The extraction efficiency is the proportion of photons generated in the active region that escape from the device. For LEDs, and in particular, micro-LEDs including small semiconductor mesa structures formed in epitaxial layers to singulate the micro-LEDs, improving the internal and external quantum efficiency and/or controlling the emission spectrum may be challenging.
The internal quantum efficiency may indicate the proportion of the radiative electron-hole recombination in the active region that emits photons. The internal quantum efficiency of LEDs may depend on the relative rates of competitive radiative (light producing) recombination and non-radiative (lossy) recombination that occur in the active region of the LEDs. Non-radiative recombination processes in the active region may include Shockley-Read-Hall (SRH) recombination at defect sites and eeh/ehh Auger recombination that involves three carriers. The internal quantum efficiency of an LED may be approximately determined by:
where A, B and C are the rates of SRH recombination, bimolecular (radiative) recombination, and Auger recombination, respectively, and N is the charge-carrier density (i.e., charge-carrier concentration) in the active region.
While the Auger recombination due to a high current density (and high charge carrier density) may be an intrinsic process depending on material properties, non-radiative SRH recombination depends on the characteristics and the quality of material, such as the defect density in the active region. As described above, LEDs may be fabricated by etching mesa structures into the active emitting layers to confine carriers within the mesa structures of the individual LEDs and to expose the n-type material beneath the active emitting layers for electrical contact. When mesa structures are etched (e.g., using high-energy ions such as AC, Cl2+, Cl+, or HF+) to isolate individual LEDs, the facets of the mesa structure, such as mesa sidewalls 732, may include some defects, such as lattice dislocations, dangling bonds, pores, grain boundaries, vacancies, surface oxides, surfaces modified by plasma atoms, interstitial defects, substitutional defects, inclusion of precipitates, and the like. The defects may create energy levels that otherwise would not exist within the bandgap of the semiconductor material, causing non-radiative electron-hole recombination at or near the facets of the mesa structure. Thus, these imperfections may become the recombination centers where electrons and holes may be confined until they combine non-radiatively. Therefore, the active region in proximity to the exposed sidewalls may have a higher rate of non-radiative SRH recombination, thereby reducing the efficiency of the resulting LED. Due to the small size of the mesa structure, a larger proportion of the injected carriers may diffuse to regions near the mesa sidewalls and may be subjected to a higher non-radiative recombination rate. This may cause the peak efficiency of the LED to decrease significantly and/or cause the peak efficiency operating current to increase.
For traditional, broad area LEDs used in lighting and backlighting applications (e.g., with a lateral device area about 0.1 mm2 to about 1 mm2), the sidewalls are at the far ends of the devices. The devices can be designed such that little or no current is injected into regions within a minority carrier diffusion length from the mesa sidewalls, and thus the sidewall surface area to volume ratio and the overall rate of SRH recombination may be low. However, in micro-LEDs, as the size of the LED is reduced to a value comparable to or having a same order of magnitude as the minority carrier diffusion length, the increased surface area to volume ratio may lead to a high carrier surface recombination rate, because a greater proportion of the total active region may fall within the minority carrier diffusion length from the LED sidewalls. Therefore, more injected carriers may be subjected to the higher SRH recombination rate. This can cause the leakage current of the LED to increase and the efficiency of the LED to decrease as the size of the LED decreases, and/or cause the peak efficiency operating current to increase as the size of the LED decreases. For example, for a first LED with a 100 μm×100 μm×2 μm mesa, the sidewall surface area to volume ratio may be about 0.04. However, for a second LED with a 5 μm×5 μm×2 μm mesa, the side wall surface area to volume ratio may be about 0.8, which is about 20 times higher than the first LED. Thus, with a similar surface defect density, the SRH recombination coefficient of the second LED may be about 20 times higher as well. Therefore, the efficiency of the second LED may be significantly lower than the first LED.
In addition, at the light-emitting surface of an LED, such as the interface between the LED and air, incident light with incident angles greater than a critical angle may be reflected back to the LED due to total internal reflection (TIR). Because of the geometry of the LED, some light reflected back to the LED may be trapped and eventually be absorbed by the LED. For example, some trapped light may be absorbed by the semiconductor materials to generate electron-hole pairs, which may recombine radiatively or non-radiatively. Some trapped light may be absorbed by metals (e.g., metal contacts or reflectors) at the bottom and/or sidewalls of the LED due to, for example, surface plasmon resonance that may be excited by p-polarized light at the interface between a metal layer and a dielectric layer (e.g., the passivation layer). Because of the high refractive indices of many III-V semiconductor materials (e.g., about 2.4 for GaN, and greater than about 3.0 for GaP, InP, GaInP, and AlGaInP), the critical angle for total internal reflection at the interface between the III-V semiconductor material and an adjacent lower refractive index material (e.g., air or a dielectric) may be small. As such, a large portion of the light emitted in the active region of a III-V material-based LED may be trapped in the LED due to TIR and may eventually be absorbed by the LED. Therefore, the LEE of the micro-LED may be low. In large LEDs, the light extraction efficiency may be improved by using, for example, thin film technology or patterned sapphire substrates with dense, periodic patterns on the substrate surfaces, or rough light emitting surface, to randomize the propagation directions of the photons and increase the possibility of the photons being released from the confinement and exiting the mesa structure. However, these techniques may not be used in micro-LEDs with linear dimensions less than, for example, about 5 μm or about 3 μm, due to the small sizes and high aspect ratios (height vs width) of these micro-LEDs. For example, roughening the light emitting surface using KOH may generate features with sizes about a few microns, which may be comparable to or larger than the size of the mesa structure of a micro-LED, and thus may not randomize the incident light and may divert the incident light differently at different micro-LEDs.
According to certain embodiments, micro-LEDs may be fabricated using overgrowth processes that do not involve etching the overgrown epitaxial layers. Because the active regions are not etched, the active regions may have lower defect densities at the sidewalls such that non-radiative recombination at the sidewalls of the active regions may be reduced and the efficiencies of the micro-LEDs may be improved.
As shown in
Because semiconductor structure 1330, active layers 1332, and p-doped semiconductor layer 1334 are epitaxially grown on substrate 1310 and there may not be etching of the semiconductor epitaxial layers after the growth (and thus no etched sidewalls of active layers with high defect densities for non-radiative recombination), the internal quantum efficiency of micro-LED device 1300 may be high. The light extraction efficiency and the emitted beam profile of micro-LED device 1300 may be improved by the array of micro-lenses 1370.
As described above, in near-eye displays, it is desirable that the micro-LEDs on a same die can emit light of different colors, where each pixel may include one or more micro-LEDs configured to emit red, green, and blue light of desired intensities, such that color images may be displayed by the micro-LEDs on a same die and thus the form factor of the image source may be reduced and the display optics of the near-eye display may be simplified. However, it can be difficult to fabricate micro-LEDs that can emit light of different colors on a same die using techniques such as epitaxial layer growth and micro-LED singulation through etching.
According to certain embodiments, a monolithic micro-LED device with multi-color micro-LEDs on a same wafer or die may be fabricated using multiple epitaxial overgrowth processes that do not involve etching the overgrown epitaxial layers, where epitaxial layers for micro-LEDs of different colors may be grown in different overgrowth processes. The monolithic micro-LED device may include an array of color pixels, where each pixel may include multiple active regions configured to emit light of different colors. The multiple active regions may be grown on adjacent semiconductor structures grown on a substrate through a mask layer, or may be grown on different facets of a same semiconductor structure. Because the active regions are not etched, the active regions may have lower defect densities at the sidewalls such that non-radiative recombination at the sidewalls of the active regions may be reduced and the efficiencies of the micro-LEDs may be improved.
As described above with respect to, for example,
Growing active layers on semipolar planes may more reliably incorporate more indium in the InGaN layers before stacking faults may be formed, such that high quality (e.g., low strain and low defect density) InGaN layers with a higher indium concentration (and thus a lower bandgap) may be grown on the semipolar planes of semiconductor structures 1630. Increasing the amount of indium incorporated into the InxGa1-xN quantum well layers may reduce the bandgap energy, thereby increasing the wavelength of the light emitted by the LED (e.g., from blue light to green and/or red light). Therefore, a larger red-shift of the wavelength of the emitted light and a high quantum efficiency may be achieved by growing active layers on sidewall facets of semiconductor structures 1630.
Even though
Second overgrowth mask layer 1640 may be selectively etched to expose a second sidewall facet of each semiconductor structure 1630, and then active layers 1652 and p-doped semiconductor layer 1654 may be epitaxially grown on the exposed second sidewall facets of semiconductor structures 1630. The composition (e.g., the indium composition) of active layers 1652 may be controlled by controlling the composition of the materials used during the epitaxial overgrowth, such that active layers 1652 may emit visible light in a second wavelength range, such as blue light, green light, or red light. A dielectric layer (e.g., including SiO2 or SiN) may then be deposited to cover active layers 1652 and p-doped semiconductor layer 1654.
Second overgrowth mask layer 1640 may be selectively etched to expose a third sidewall facet of each semiconductor structure 1630, and then active layers 1662 and p-doped semiconductor layer 1664 may be epitaxially grown on the exposed third sidewall facets of semiconductor structures 1630. The composition (e.g., the indium composition) of active layers 1662 may be controlled by controlling the composition of the materials used during the epitaxial overgrowth, such that active layers 1662 may emit visible light in a third wavelength range, such as blue light, green light, or red light. A dielectric layer (e.g., including SiO2 or SiN) may then be deposited to cover active layers 1662 and p-doped semiconductor layer 1664.
The first sidewall facet, the second sidewall facet, and the third sidewall facet of each semiconductor structure 1630 may not be adjacent to each other, such that active layers 1642, 1652, and 1662 may not be adjacent to each other. The first wavelength range, second wavelength range, and third wavelength range may be different from each other. For example, the first wavelength range may include blue light (e.g., about 450 nm), the second wavelength range may include green light (e.g., about 540 nm), and the third wavelength range may include red light (e.g., about 630 nm).
After growing the active layers and the p-doped semiconductor layers on sidewall facets of semiconductor structures 1630, a passivation layer 1670 and a reflector 1672 (e.g., a reflective metal layer) mat be formed on the top surface of each semiconductor structure 1630. Passivation layer 1670 may include a dielectric material (e.g., SiO2 or SiN). In some embodiments, passivation layer 1670 may be formed in second overgrowth mask layer 1640, for example, by forming reflectors 1672 on second overgrowth mask layer 1640 and then etching second overgrowth mask layer 1640 using reflectors 1672 as the etch mask. In some embodiments, passivation layer 1670 may be formed by depositing the passivation layer on the top surface of each semiconductor structure, after removing the second overgrowth mask layer 1640.
As described above, second overgrowth mask layer 1640 may be removed, and p-contacts (e.g., including ITO and/or a metal such as Al) and/or reflective mirrors (e.g., including a reflective metal such as Al) may be formed on p-doped semiconductor layers 1644, 1654, and 1664. Regions between semiconductor structures 1630 may be filled with a dielectric layer (e.g., SiO2 or SiN), metal plugs may be formed in the dielectric layer to make electrical contact with the p-contacts, and bonding pads connected to the metal plugs may be formed on the dielectric layer for bonding with a CMOS backplane as described above.
Operations in block 1720 may include growing, through the array of apertures of the first overgrowth mask layer, an array of semiconductor structures on the substrate as shown in, for example,
Operations in block 1730 may include depositing a second overgrowth mask layer on the array of semiconductor structures as shown in, for example,
Operations in block 1740 may include etching a set of regions of the second overgrowth mask layer to expose top surfaces (e.g., c-planes) of a set of semiconductor structures of the array of semiconductor structures, as shown in, for example,
Operations in block 1760 may include forming a passivation layer and a sidewall reflector on sidewalls of a semiconductor structure, the active layer, and the second doped semiconductor layer. As described above with respect to, for example,
Operations in block 1770 may include bonding the micro-LED wafer to a CMOS backplane as described above with respect to, for example,
Operations in block 1820 may include growing, through the first overgrowth mask layer, an array (e.g., a two-dimensional array) of semiconductor structures on the substrate, as shown in, for example,
Operations in block 1830 may include depositing a second overgrowth mask layer on the array of semiconductor structures, as shown in, for example,
Optional operations in block 1840 may include growing an active layer and a second doped semiconductor layer (e.g., a p-doped GaN layer) on the top surfaces of the array of semiconductor structures as shown in, for example,
Operations in block 1850 may include etching (e.g., using an etch mask) regions of the second overgrowth mask layer to expose a sidewall surface of each semiconductor structure of the array of semiconductor structures. Operations in block 1860 may include growing an active layer and a second doped semiconductor layer (e.g., a p-doped GaN layer) on the exposed sidewall surface of each semiconductor structure of the array of semiconductor structures as shown in, for example,
Operations in blocks 1830, 1850, and 1860 may be performed multiple times to form multiple micro-LEDs on multiple sidewall surfaces of a semiconductor structure as shown in
Optional operations in block 1870 may include forming a passivation layer and a reflector (e.g., a reflective metal layer) on the top surface of each semiconductor structure, if operations in block 1840 are not performed. The passivation layer may include a dielectric material (e.g., SiO2 or SiN). The passivation layer may be formed in the second overgrowth mask layer (e.g., forming the reflector on the second overgrowth mask layer and then etching the second overgrowth mask layer using the reflector as the etch mask), or may be formed by depositing the passivation layer on the top surface of each semiconductor structure after removing the second overgrowth mask layer.
Operations in block 1880 may include forming contacts and bonding pads for the micro-LEDs grown on the semiconductor structures. For example, after growing the active layers on the top and/or sidewall surfaces of the semiconductor structures, the second overgrowth mask layer may be removed, and p-contacts (e.g., including ITO and/or a metal such as Al) and/or reflective mirrors (e.g., including a reflective metal such as Al) may be formed on the second doped semiconductor layers. Regions between the semiconductor structures may be filled with a dielectric layer (e.g., including SiO2 or SiN), metal plugs may be formed in the dielectric layer to make electrical contact with the p-contacts, and bonding pads connected to the metal plugs may be formed on the dielectric layer for bonding with a CMOS backplane as described above.
Operations in block 1890 may include bonding the CMOS backplane to the micro-LED wafer fabricated using the operations in blocks 1810-1880, as described above with respect to, for example,
It is noted that the operations illustrated in
Embodiments disclosed herein may be used to implement components of an artificial reality system or may be implemented in conjunction with an artificial reality system. Artificial reality is a form of reality that has been adjusted in some manner before presentation to a user, which may include, for example, a virtual reality, an augmented reality, a mixed reality, a hybrid reality, or some combination and/or derivatives thereof. Artificial reality content may include completely generated content or generated content combined with captured (e.g., real-world) content. The artificial reality content may include video, audio, haptic feedback, or some combination thereof, and any of which may be presented in a single channel or in multiple channels (such as stereo video that produces a three-dimensional effect to the viewer). Additionally, in some embodiments, artificial reality may also be associated with applications, products, accessories, services, or some combination thereof, that are used to, for example, create content in an artificial reality and/or are otherwise used in (e.g., perform activities in) an artificial reality. The artificial reality system that provides the artificial reality content may be implemented on various platforms, including an HMD connected to a host computer system, a standalone HMD, a mobile device or computing system, or any other hardware platform capable of providing artificial reality content to one or more viewers.
Memory 1920 may be coupled to processor(s) 1910. In some embodiments, memory 1920 may offer both short-term and long-term storage and may be divided into several units. Memory 1920 may be volatile, such as static random access memory (SRAM) and/or dynamic random access memory (DRAM) and/or non-volatile, such as read-only memory (ROM), flash memory, and the like. Furthermore, memory 1920 may include removable storage devices, such as secure digital (SD) cards. Memory 1920 may provide storage of computer-readable instructions, data structures, program modules, and other data for electronic system 1900.
In some embodiments, memory 1920 may store a plurality of application modules 1922 through 1924, which may include any number of applications. Examples of applications may include gaming applications, conferencing applications, video playback applications, or other suitable applications. The applications may include a depth sensing function or eye tracking function. Application modules 1922-1924 may include particular instructions to be executed by processor(s) 1910. In some embodiments, certain applications or parts of application modules 1922-1924 may be executable by other hardware modules 1980. In certain embodiments, memory 1920 may additionally include secure memory, which may include additional security controls to prevent copying or other unauthorized access to secure information.
In some embodiments, memory 1920 may include an operating system 1925 loaded therein. Operating system 1925 may be operable to initiate the execution of the instructions provided by application modules 1922-1924 and/or manage other hardware modules 1980 as well as interfaces with a wireless communication subsystem 1930 which may include one or more wireless transceivers. Operating system 1925 may be adapted to perform other operations across the components of electronic system 1900 including threading, resource management, data storage control and other similar functionality.
Wireless communication subsystem 1930 may include, for example, an infrared communication device, a wireless communication device and/or chipset (such as a Bluetooth® device, an IEEE 802.11 device, a Wi-Fi device, a WiMax device, cellular communication facilities, etc.), and/or similar communication interfaces. Electronic system 1900 may include one or more antennas 1934 for wireless communication as part of wireless communication subsystem 1930 or as a separate component coupled to any portion of the system. Depending on desired functionality, wireless communication subsystem 1930 may include separate transceivers to communicate with base transceiver stations and other wireless devices and access points, which may include communicating with different data networks and/or network types, such as wireless wide-area networks (WWANs), wireless local area networks (WLANs), or wireless personal area networks (WPANs). A WWAN may be, for example, a WiMax (IEEE 802.16) network. A WLAN may be, for example, an IEEE 802.11x network. A WPAN may be, for example, a Bluetooth network, an IEEE 802.15x, or some other types of network. The techniques described herein may also be used for any combination of WWAN, WLAN, and/or WPAN. Wireless communications subsystem 1930 may permit data to be exchanged with a network, other computer systems, and/or any other devices described herein. Wireless communication subsystem 1930 may include a means for transmitting or receiving data, such as identifiers of HMD devices, position data, a geographic map, a heat map, photos, or videos, using antenna(s) 1934 and wireless link(s) 1932.
Embodiments of electronic system 1900 may also include one or more sensors 1990. Sensor(s) 1990 may include, for example, an image sensor, an accelerometer, a pressure sensor, a temperature sensor, a proximity sensor, a magnetometer, a gyroscope, an inertial sensor (e.g., a module that combines an accelerometer and a gyroscope), an ambient light sensor, or any other similar module operable to provide sensory output and/or receive sensory input, such as a depth sensor or a position sensor.
Electronic system 1900 may include a display module 1960. Display module 1960 may be a near-eye display, and may graphically present information, such as images, videos, and various instructions, from electronic system 1900 to a user. Such information may be derived from one or more application modules 1922-1924, virtual reality engine 1926, one or more other hardware modules 1980, a combination thereof, or any other suitable means for resolving graphical content for the user (e.g., by operating system 1925). Display module 1960 may use LCD technology, LED technology (including, for example, OLED, ILED, μ-LED, AMOLED, TOLED, etc.), light emitting polymer display (LPD) technology, or some other display technology.
Electronic system 1900 may include a user input/output module 1970. User input/output module 1970 may allow a user to send action requests to electronic system 1900. An action request may be a request to perform a particular action. For example, an action request may be to start or end an application or to perform a particular action within the application. User input/output module 1970 may include one or more input devices. Example input devices may include a touchscreen, a touch pad, microphone(s), button(s), dial(s), switch(es), a keyboard, a mouse, a game controller, or any other suitable device for receiving action requests and communicating the received action requests to electronic system 1900. In some embodiments, user input/output module 1970 may provide haptic feedback to the user in accordance with instructions received from electronic system 1900. For example, the haptic feedback may be provided when an action request is received or has been performed.
Electronic system 1900 may include a camera 1950 that may be used to take photos or videos of a user, for example, for tracking the user's eye position. Camera 1950 may also be used to take photos or videos of the environment, for example, for VR, AR, or MR applications. Camera 1950 may include, for example, a complementary metal-oxide-semiconductor (CMOS) image sensor with a few millions or tens of millions of pixels. In some implementations, camera 1950 may include two or more cameras that may be used to capture 3-D images.
In some embodiments, electronic system 1900 may include a plurality of other hardware modules 1980. Each of other hardware modules 1980 may be a physical module within electronic system 1900. While each of other hardware modules 1980 may be permanently configured as a structure, some of other hardware modules 1980 may be temporarily configured to perform specific functions or temporarily activated. Examples of other hardware modules 1980 may include, for example, an audio output and/or input module (e.g., a microphone or speaker), a near field communication (NFC) module, a rechargeable battery, a battery management system, a wired/wireless battery charging system, etc. In some embodiments, one or more functions of other hardware modules 1980 may be implemented in software.
In some embodiments, memory 1920 of electronic system 1900 may also store a virtual reality engine 1926. Virtual reality engine 1926 may execute applications within electronic system 1900 and receive position information, acceleration information, velocity information, predicted future positions, or any combination thereof of the HMD device from the various sensors. In some embodiments, the information received by virtual reality engine 1926 may be used for producing a signal (e.g., display instructions) to display module 1960. For example, if the received information indicates that the user has looked to the left, virtual reality engine 1926 may generate content for the HMD device that mirrors the user's movement in a virtual environment. Additionally, virtual reality engine 1926 may perform an action within an application in response to an action request received from user input/output module 1970 and provide feedback to the user. The provided feedback may be visual, audible, or haptic feedback. In some implementations, processor(s) 1910 may include one or more GPUs that may execute virtual reality engine 1926.
The methods, systems, and devices discussed above are examples. Various embodiments may omit, substitute, or add various procedures or components as appropriate. For instance, in alternative configurations, the methods described may be performed in an order different from that described, and/or various stages may be added, omitted, and/or combined. Also, features described with respect to certain embodiments may be combined in various other embodiments. Different aspects and elements of the embodiments may be combined in a similar manner. Also, technology evolves and, thus, many of the elements are examples that do not limit the scope of the disclosure to those specific examples.
Specific details are given in the description to provide a thorough understanding of the embodiments. However, embodiments may be practiced without these specific details. For example, well-known circuits, processes, systems, structures, and techniques have been shown without unnecessary detail in order to avoid obscuring the embodiments. This description provides example embodiments only, and is not intended to limit the scope, applicability, or configuration of the invention. Rather, the preceding description of the embodiments will provide those skilled in the art with an enabling description for implementing various embodiments. Various changes may be made in the function and arrangement of elements without departing from the spirit and scope of the present disclosure.
Also, some embodiments were described as processes depicted as flow diagrams or block diagrams. Although each may describe the operations as a sequential process, many of the operations may be performed in parallel or concurrently. In addition, the order of the operations may be rearranged. A process may have additional steps not included in the figure. Furthermore, embodiments of the methods may be implemented by hardware, software, firmware, middleware, microcode, hardware description languages, or any combination thereof.
Terms, “and” and “or” as used herein, may include a variety of meanings that are also expected to depend at least in part upon the context in which such terms are used. Typically, “or” if used to associate a list, such as A, B, or C, is intended to mean A, B, and C, here used in the inclusive sense, as well as A, B, or C, here used in the exclusive sense. In addition, the term “one or more” as used herein may be used to describe any feature, structure, or characteristic in the singular or may be used to describe some combination of features, structures, or characteristics. However, it should be noted that this is merely an illustrative example and claimed subject matter is not limited to this example. Furthermore, the term “at least one of” if used to associate a list, such as A, B, or C, can be interpreted to mean A, B, C, or any combination of A, B, and/or C, such as AB, AC, BC, AA, ABC, AAB, AABBCCC, etc.
The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. It will, however, be evident that additions, subtractions, deletions, and other modifications and changes may be made thereunto without departing from the broader spirit and scope as set forth in the claims. Thus, although specific embodiments have been described, these are not intended to be limiting. Various modifications and equivalents are within the scope of the following claims.